# Command Reference for Encounter<sup>®</sup> RTL Compiler

Product Version 7.1.2 September 2007 © 2003-2007 Cadence Design Systems, Inc. All rights reserved. Portions © Concept Engineering GmbH. Used by permission. Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

Product Encounter™ RTL Compiler contains technology licensed from, and copyrighted by: Concept Engineering GmbH, and is ©1998-2006, Concept Engineering GmbH. All rights reserved.

Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522. All other trademarks are the property of their respective holders.

**Restricted Permission:** This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Patents:** Cadence Product Encounter™ RTL Compiler described in this document, is protected by U.S. Patents [5,892,687]; [6,470,486]; 6,772,398]; [6,772,399]; [6,807,651]; [6,832,357]; and [7,007,247]

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor

# **Contents**

| Alphabetical List of Commands                          | 13       |
|--------------------------------------------------------|----------|
| <u>Preface</u>                                         | 17       |
| About This Manual                                      | 18       |
| Additional References                                  |          |
| How to Use the Documentation Set                       | 19       |
| Reporting Problems or Errors in Manuals                | 20       |
| Customer Support                                       | 20       |
| SourceLink Online Customer Support                     | 20       |
| Other Support Offerings                                | 20       |
| Messages                                               | 21       |
| Man Pages                                              | 21       |
| Command-Line Help                                      |          |
| Getting the Syntax for a Command                       |          |
| Getting the Syntax for an Attribute                    | 22       |
| Searching for Attributes                               |          |
| Searching For Commands When You Are Unsure of the Name | 23       |
| Documentation Conventions                              |          |
| Text Command Syntax                                    | 24       |
| <u>1</u>                                               |          |
| Navigation                                             | 25       |
| basename                                               | 26       |
| <u>cd</u>                                              | 27       |
| dirname                                                | 29       |
| <u>dirs</u>                                            | 30       |
| <u>filter</u>                                          | 31       |
| <u>find</u>                                            | 33       |
| <u>inout mate</u>                                      | 37<br>วล |

|          | <u>popd</u>                | . 42 |
|----------|----------------------------|------|
|          | pushd                      |      |
|          | pwd                        |      |
|          | what_is                    |      |
|          |                            |      |
| <u>2</u> |                            |      |
|          | onoral                     |      |
| <u>U</u> | <u>eneral</u>              |      |
|          | all inputs                 |      |
|          | all outputs                |      |
|          | <u>apropos</u>             |      |
|          | echo                       |      |
|          | enable transparent latches |      |
|          | exec embedded script       | . 55 |
|          | <u>exit</u>                |      |
|          | get attribute              |      |
|          | <u>help</u>                |      |
|          | <u>include</u>             |      |
|          | <u>lcd</u>                 |      |
|          | <u>license</u>             | . 64 |
|          | license checkout           | . 65 |
|          | license list               | . 66 |
|          | <u>lls</u>                 | . 67 |
|          | <u>lpwd</u>                | . 68 |
|          | <u>man</u>                 | . 69 |
|          | <u>quit</u>                | . 70 |
|          | <u>rc</u>                  | . 71 |
|          | redirect                   | . 75 |
|          | reset attribute            | . 76 |
|          | <u>resume</u>              | . 78 |
|          | sdc shell                  | . 79 |
|          | set attribute              | . 80 |
|          | <u>shell</u>               | . 83 |
|          | suppress messages          | . 84 |
|          | suspend                    | . 85 |
|          | unsuppress messages        | . 86 |

| <u>3</u> |                                 |    |
|----------|---------------------------------|----|
| M        | ultiple Supply Multiple Voltage | 87 |
|          | check library                   | 88 |
|          | create library domain           |    |
|          | create power domain             | 95 |
|          | create power ground nets        | 96 |
|          | execute cpf                     | 98 |
|          | isolation_cell                  | 99 |
|          | isolation cell import           | 00 |
|          | isolation cell insert           | 03 |
|          | isolation cell remove           | 05 |
|          | isolation rule define           | 80 |
|          | level shifter                   | 12 |
|          | level_shifter check             | 13 |
|          | level shifter import            | 15 |
|          | level shifter insert            | 17 |
|          | level_shifter remove            | 20 |
|          | level shifter update            | 23 |
|          | <u>read cpf</u>                 | 24 |
|          | reload cpf1                     | 25 |
|          | report isolation                |    |
|          | report level shifter            | 27 |
| <u>4</u> |                                 |    |
| <u>C</u> | <u>hipware Developer</u> 1      | 29 |
|          | <u>cwd</u>                      |    |
|          | <u>cwd check</u>                | 31 |
|          | cwd create check                | 35 |
|          | <u>cwd report_check</u>         | 37 |
|          | <u>hdl create</u>               | 40 |
|          | hdl create binding              |    |
|          | hdl create component            | 43 |
|          | hdl create implementation 1     | 45 |
|          | hdl create library              | 47 |

|   | hdl create operator       | 148 |
|---|---------------------------|-----|
|   | hdl create package        | 149 |
|   | hdl create parameter      | 151 |
|   | hdl create pin            |     |
|   |                           |     |
| 5 |                           |     |
| _ | nput and Output           | 155 |
|   | <u>encrypt</u>            |     |
|   | export critical endpoints |     |
|   | read_cpf                  |     |
|   |                           |     |
|   | read dfm                  |     |
|   | read def                  |     |
|   | read dft abstract model   |     |
|   | read encounter            |     |
|   | read hdl                  |     |
|   | read netlist              |     |
|   | read saif                 |     |
|   | read sdc                  |     |
|   | read spef                 |     |
|   | read tcf                  |     |
|   | read vcd                  |     |
|   | write atpg                |     |
|   | write def                 | 179 |
|   | write design              | 180 |
|   | write_dft_abstract_model  | 181 |
|   | write do ccd              | 182 |
|   | write do clp              | 184 |
|   | write do lec              | 186 |
|   | write encounter           | 188 |
|   | write ets                 | 191 |
|   | write forward saif        | 192 |
|   | write hdl                 | 193 |
|   | write scandef             | 196 |
|   | write script              | 197 |
|   | write sdc                 | 199 |
|   |                           |     |

|            | write_sdf                 | 201 |
|------------|---------------------------|-----|
|            | write set load            |     |
|            | <u>write tcf</u>          |     |
|            | write_template            |     |
|            |                           |     |
| 6          |                           |     |
| _          | anatra inta               |     |
| <u>U</u>   | <u>onstraints</u>         | 209 |
|            | <u>create mode</u>        | 210 |
|            | define clock              |     |
|            | define cost group         |     |
|            | derive environment        |     |
|            | export critical endpoints |     |
|            | external delay            |     |
|            | multi cycle               |     |
|            | path adjust               |     |
|            | path_delay                |     |
|            | path_disable              |     |
|            | path group                |     |
|            | specify paths             | 243 |
|            |                           |     |
| <u>7</u>   |                           |     |
| S          | <u>ynthesis</u>           | 249 |
| <u> </u>   | <u>elaborate</u>          |     |
|            | predict qos               |     |
|            | ·                         |     |
|            | retime                    |     |
|            | <u>synthesize</u>         | 250 |
| 0          |                           |     |
| <u>8</u>   |                           |     |
| <u>A</u> ı | <u>nalysis and Report</u> | 261 |
|            | all connected             | 264 |
|            | <u>all des</u>            |     |
|            | all des inps              |     |
|            | all des insts             |     |
|            | all des outs              |     |
|            |                           |     |

| all des seqs                        | 269 |
|-------------------------------------|-----|
| all lib                             | 271 |
| all lib bufs                        | 272 |
| all lib ties                        | 273 |
| check design                        | 274 |
| clock ports                         |     |
| fanin                               | 278 |
| fanout                              | 281 |
| report                              | 284 |
| report area                         | 288 |
| report cell delay calculation       | 290 |
| report clock gating                 | 291 |
| report clocks                       | 296 |
| report datapath                     | 298 |
| report design rules                 | 301 |
| report dft chains                   | 302 |
| report dft registers                | 306 |
| report dft setup                    | 310 |
| report dft violations               | 315 |
| report disabled transparent latches | 317 |
| report gates                        | 318 |
| report hierarchy                    | 321 |
| report instance                     | 323 |
| report isolation                    | 325 |
| report level shifter                | 328 |
| report memory                       | 332 |
| report messages                     | 333 |
| report net cap calculation          |     |
| report net delay calculation        | 336 |
| report net res calculation          | 338 |
| report nets                         | 339 |
| report operand isolation            | 343 |
| report ple                          | 345 |
| report port                         |     |
| report power                        |     |
| report power domain                 |     |

|   | report qor                            | 361 |
|---|---------------------------------------|-----|
|   | report scan power                     | 364 |
|   | report sequential                     | 368 |
|   | report slew calculation               | 370 |
|   | report summary                        | 371 |
|   | report timing                         | 373 |
|   | report yield                          | 380 |
|   | report cdn loop breaker               | 381 |
|   |                                       |     |
| 9 |                                       |     |
| D | esign for Test                        | 383 |
|   |                                       |     |
|   | analyze testability                   |     |
|   | check atpg rules                      |     |
|   | check dft rules                       |     |
|   | compress scan chains                  |     |
|   | configure pad dft                     |     |
|   | connect scan chains                   |     |
|   | define dft                            |     |
|   | define dft abstract segment           |     |
|   | define dft fixed segment              |     |
|   | define dft floating segment           |     |
|   | define dft preserved segment          |     |
|   | define dft scan chain                 |     |
|   | define dft scan clock a               |     |
|   | define dft scan clock b               |     |
|   | define dft shift enable               |     |
|   | define dft shift register segment     |     |
|   | define dft test clock                 |     |
|   | <u>define dft test mode</u>           |     |
|   | dft trace back                        |     |
|   | fix dft violations                    |     |
|   | identify shift register scan segments |     |
|   | identify test mode registers          |     |
|   | insert dft                            |     |
|   | insert dft analyzed test points       | 452 |

|           | insert dft boundary scan       | 457 |
|-----------|--------------------------------|-----|
|           | insert dft lockup element      | 462 |
|           | insert dft shadow logic        | 463 |
|           | insert dft test point          | 467 |
|           | insert dft user test point     | 472 |
|           | insert dft wrapper cell        | 473 |
|           | read dft abstract model        | 476 |
|           | replace scan                   | 478 |
|           | report dft chains              | 479 |
|           | report dft_registers           | 480 |
|           | report dft_setup               | 481 |
|           | report dft violations          | 482 |
|           | report scan power              |     |
|           | reset scan equivalent          |     |
|           | set compatible test clocks     |     |
|           | set scan equivalent            |     |
|           | write atpg                     |     |
|           | write dft abstract model       | 491 |
|           | write et                       | 494 |
|           | write scandef                  | 497 |
|           |                                |     |
| <u>1(</u> | <u>0</u>                       |     |
| L         | ow Power Synthesis             | 501 |
|           | clock gating                   |     |
|           | clock gating connect test      |     |
|           | clock_gating_declone           |     |
|           | clock gating import            |     |
|           | clock gating insert in netlist |     |
|           | clock gating insert obs        |     |
|           | clock gating join              |     |
|           | clock gating remove            |     |
|           | clock gating share             |     |
|           | clock gating split             |     |
|           | read saif                      |     |
|           | read tcf                       |     |
|           | <u> </u>                       |     |

|          | <u>read_vcd</u>                                      | 527 |
|----------|------------------------------------------------------|-----|
|          | report clock gating                                  | 530 |
|          | report operand isolation                             | 531 |
|          | report power                                         | 532 |
|          | state retention                                      | 533 |
|          | state retention connect power gating pins            | 534 |
|          | state_retention_define_driver                        | 535 |
|          | state retention define map                           | 537 |
|          | state retention swap                                 | 540 |
|          | write forward saif                                   | 541 |
|          | write saif                                           | 543 |
|          | write tcf                                            | 545 |
|          |                                                      |     |
| <u>1</u> | <u>1</u>                                             |     |
| D        | esign Manipulation                                   | 547 |
| _        | change_link                                          |     |
|          | <u>change link</u>                                   |     |
|          | <u>clock gating</u>                                  |     |
|          | edit_netlist                                         |     |
|          |                                                      |     |
|          | edit netlist bitblast all ports edit netlist connect |     |
|          |                                                      |     |
|          | edit netlist dedicate_subdesign                      |     |
|          | edit netlist disconnect                              |     |
|          | edit netlist group                                   |     |
|          | edit netlist new design                              |     |
|          | edit netlist new instance                            |     |
|          | edit netlist new port bus                            |     |
|          | edit netlist new primitive                           |     |
|          | edit netlist new subport bus                         |     |
|          | edit netlist ungroup                                 |     |
|          | edit netlist uniquify                                |     |
|          | insert tiehilo cells                                 |     |
|          | <u>mv</u>                                            |     |
|          | remove assigns                                       |     |
|          | reset design                                         | 581 |

| <u>rm</u> 5<br><u>ungroup</u> 5 |     |
|---------------------------------|-----|
| <u>2</u>                        |     |
| <u>Customization</u> 5          | 587 |
| add command help5               |     |
| define attribute5               |     |
| mesg make5                      |     |
| mesg send5                      |     |
| parse options                   | 595 |
|                                 |     |
| <u>ndex</u> 5                   | 599 |

# Alphabetical List of Commands

#### create mode 210 Α create power domain 95 cwd 130 add\_command\_help 588 cwd check 131 all des inps 266 cwd create\_check all des insts 267 cwd report check 137 all des outs 268 all des segs 269 all lib 271 D all lib bufs 272 all lib ties 273 define attribute 589 all\_connected 264 define clock 212 all\_inputs 49 define\_cost\_group 217 all outputs 50 define\_dft 402 analyze testability 385 define dft abstract segment 404 apropos <u>51</u> define\_dft fixed\_segment 409 define\_dft floating\_segment 411 define dft preserved segment 413 В define dft scan chain 416 define\_dft scan\_clock\_a 422 basename 26 define\_dft scan\_clock\_b 425 define dft shift enable 428 define dft shift register segment 431 C define dft test clock 433 define\_dft test\_mode 437 cd 27 derive environment 218 change\_link 549 dft\_trace\_back 440 change names 550 dirname 29 check\_atpg\_rules 387 dirs 30 check\_design 274 check\_dft\_rules 389 check\_library 88 Ε clock\_gating 503 clock\_gating connect\_test 505 echo 53 clock\_gating declone 506 edit netlist 557 clock\_gating import 507 edit\_netlist bitblast\_all\_ports 559 clock\_gating insert\_in\_netlist 509 edit netlist connect 560 clock\_gating insert\_obs 510 edit netlist dedicate subdesign 562 clock\_gating join 512 edit netlist disconnect 563 clock\_gating remove 514 edit netlist group 564 clock\_gating share 516 edit netlist new design 565 clock\_gating split 518 edit\_netlist new\_instance 566 clock\_ports 277 edit\_netlist new\_port\_bus 568 compress\_scan\_chains <u>393</u> edit netlist new primitive 569 configure\_pad\_dft 397

connect\_scan\_chains 398

create\_library\_domain 94

edit netlist new subport bus 571

edit netlist ungroup 572

insert\_dft test\_point 467 edit\_netlist uniquify 573 elaborate 250 insert\_dft user\_test\_point 472 enable\_transparent\_latches 54 insert\_dft wrapper\_cell 473 encrypt 157 insert tiehilo cells 574 exec\_embedded\_script 55 isolation\_cell 99 execute\_cpf 98 isolation\_cell import 100 exit 57 isolation\_cell insert 103 export\_critical\_endpoints 159, 220 isolation cell remove 105 external\_delay 221 isolation\_rule define 108 F fanin <u>278</u> lcd 63 fanout 281 level shifter 112 filter 31 level shifter check 113 find 33 level\_shifter import 115 fix\_dft\_violations 442 level\_shifter insert 117 level\_shifter remove 120 level shifter update 123 G license checkout 65 license list 66 get\_attribute <u>58</u> lls 67 lp\_dynamic\_analysis\_scope 527 lpwd 68 Н ls 38 hdl create 140 М hdl\_create binding 141 hdl\_create component 143 hdl create implementation man 69 hdl create library 147 mesg\_make 593 mesg\_send 594 hdl\_create operator 148 hdl\_create package 149 multi\_cycle 224 hdl\_create parameter 151 mv 577 hdl\_create pin 153 help 61 parse\_options 595 path\_adjust 229 identify\_shift\_register\_scan\_segments 44 path\_delay 233 path disable 237 path\_group 240 identify\_test\_mode\_registers 448 include 62 popd <u>42</u> predict\_qos inout\_mate 37 252 insert\_dft 451 pushd 43 insert dft analyzed test points 452 pwd 44

insert\_dft boundary\_scan 457 insert\_dft lockup\_element 462 insert\_dft shadow\_logic 463

| <b>Q</b> quit <u>70</u>                                                                                                                                                                                                                                                                                                                         | report power 349 report power_domain 358 report qor 361 report scan_power 364                                                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| R                                                                                                                                                                                                                                                                                                                                               | report sequential 368 report slew_calculation 370 report summary 371                                                                                |
| rc 71 read_cpf 124 read_def 164 read_dfm 162 read_dft_abstract_model 476                                                                                                                                                                                                                                                                        | report summary 371 report timing 373 report yield 380 report_cdn_loop_breaker 381 reset_attribute 76 reset_design 581                               |
| read_encounter <u>166</u> read_hdl <u>167</u> read_netlist <u>170</u> read_saif <u>520</u> read_sdc <u>173</u>                                                                                                                                                                                                                                  | reset_scan_equivalent 484 resume 78 retime 254 rm 582                                                                                               |
| read_spef <u>175</u><br>read_tcf <u>522</u>                                                                                                                                                                                                                                                                                                     | S                                                                                                                                                   |
| read_vcd 527 redirect 75 reload_cpf 125 remove_assigns 579 replace_scan 478 report 284 report area 288 report cell_delay_calculation 290 report clock_gating 291 report clocks 296 report datapath 298 report design_rules 301 report dft_chains 302 report dft_registers 306 report dft_violations 315 report disabled_transparent_latches 317 | sdc_shell 79 set_attribute 80 set_compatible_test_clocks 485 set_scan_equivalent 486 shell 83 specify_paths 243 state_retention 533 state_retention |
| report gates 318 report hierarchy 321                                                                                                                                                                                                                                                                                                           | U                                                                                                                                                   |
| report instance 323 report isolation 325 report level_shifter 328 report memory 332                                                                                                                                                                                                                                                             | ungroup <u>584</u><br>unsuppress_messages <u>86</u>                                                                                                 |
| report messages 333 report net_cap_calculation 335                                                                                                                                                                                                                                                                                              | W                                                                                                                                                   |
| report net_delay_calculation 336 report net_res_calculation 338 report nets 339 report operand_isolation 343 report ple 345 report port 347                                                                                                                                                                                                     | what_is 45<br>write_atpg 488<br>write_def 179<br>write_design 180<br>write_dft_abstract_model 491<br>write_do_ccd 182                               |

write\_do\_clp 184
write\_do\_lec 186
write\_encounter 188
write\_et 494
write\_ets 191
write\_forward\_saif 541
write\_hdl 193
write\_saif 543
write\_scandef 497
write\_script 197
write\_sdc 199
write\_sdf 201
write\_set\_load 204
write\_tcf 545
write\_template 206

## **Preface**

- About This Manual on page 18
- Additional References on page 18
- How to Use the Documentation Set on page 19
- Reporting Problems or Errors in Manuals on page 20
- Customer Support on page 20
- Messages on page 21
- Man Pages on page 21
- Command-Line Help on page 22
- <u>Documentation Conventions</u> on page 24

## **About This Manual**

This manual provides a concise reference of the commands available to the user when using Encounter<sup>™</sup> RTL Compiler. This manual describes each command available within the RTL Compiler shell with their command options.

## **Additional References**

The following sources are helpful references, but are not included with the product documentation:

- TclTutor, a computer aided instruction package for learning the Tcl language: http://www.msen.com/~clif/TclTutor.html.
- TCL Reference, *Tcl and the Tk Toolkit*, John K. Ousterhout, Addison-Wesley Publishing Company
- IEEE Standard Hardware Description Language Based on the Verilog Hardware Description Language (IEEE Std.1364-1995)
- IEEE Standard Hardware Description Language Based on the Verilog Hardware Description Language (IEEE Std. 1364-2001)
- IEEE Standard VHDL Language Reference Manual (IEEE Std. 1076-1987)
- IEEE Standard VHDL Language Reference Manual (IEEE Std. 1076-1993)

**Note:** For information on purchasing IEEE specifications go to <a href="http://shop.ieee.org/store/">http://shop.ieee.org/store/</a> and click on Standards.

## **How to Use the Documentation Set**



## **Reporting Problems or Errors in Manuals**

The Cadence<sup>®</sup> Help online documentation, lets you view, search, and print Cadence product documentation. You can access Cadence Help by typing cdnshelp from your Cadence tools hierarchy.

Contact Cadence Customer Support to file a PCR if you find:

- An error in the manual
- An omission of information in a manual
- A problem using the Cadence Help documentation system

## **Customer Support**

Cadence offers live and online support, as well as customer education and training programs.

## **SourceLink Online Customer Support**

SourceLink<sup>®</sup> online customer support offers answers to your most common technical questions. It lets you search more than 40,000 FAQs, notifications, software updates, and technical solutions documents that give you step-by-step instructions on how to solve known problems. It also gives you product-specific e-mail notifications, software updates, service request tracking, up-to-date release information, full site search capabilities, software update ordering, and much more.

For more information on SourceLink go to:

http://www.cadence.com/support/sourcelink.aspx

## **Other Support Offerings**

- **Support centers**—Provide live customer support from Cadence experts who can answer many questions related to products and platforms.
- Software downloads—Provide you with the latest versions of Cadence products.
- Education services—Offers instructor-led classes, self-paced Internet, and virtual classroom.
- University software program support—Provides you with the latest information to answer your technical questions.

For more information on these support offerings go to:

http://www.cadence.com/support

## Messages

From within RTL Compiler there are two ways to get information about error messages.

■ Use the report messages command.

For example:

```
rc:/> report messages
```

This returns the detailed information for each message output in your current RTL Compiler run. It also includes a summary of how many times each message was issued.

■ Use the man command.

**Note:** You can only use the man command for messages within RTL Compiler.

For example, to get more information about the "TIM-11" message, type the following command:

```
rc:/> man TIM-11
```

If you do not get the details that you need or do not understand a message, either contact Cadence Customer Support to file a PCR or email the message ID you would like improved to:

rc\_msg\_improvement@cadence.com

## Man Pages

In addition to the Command and Attribute References, you can also access information about the commands and attributes using the man pages in RTL Compiler. Man pages contain the same content as the Command and Attribute References.

To use our man pages from the UNIX shell:

**1.** Set your environment to view the correct directory:

```
setenv MANPATH $CDN_SYNTH_ROOT/share/synth/man
```

- 2. Enter the name of the command or attribute that you want. For example:
  - ☐ man check\_dft\_rules

□ man cell\_leakage\_power

You can also use the more command, which behaves like its UNIX counterpart. If the output of a manpage is too small to be displayed completely on the screen, use the more command to break up the output. Use the spacebar to page forward, like the UNIX more command.

rc:/> more man synthesize

## **Command-Line Help**

You can get quick syntax help for commands and attributes at the RTL Compiler commandline prompt. There are also enhanced search capabilities so you can more easily search for the command or attribute that you need.

**Note:** The command syntax representation in this document does not necessarily match the information that you get when you type help <code>command\_name</code>. In many cases, the order of the arguments is different. Furthermore, the syntax in this document includes all of the dependencies, where the help information does this only to a certain degree.

If you have any suggestions for improving the command-line help, please e-mail them to:

rc\_pubs@cadence.com

## **Getting the Syntax for a Command**

Type the help command followed by the command name.

#### For example:

```
rc:/> help path_delay
```

This returns the syntax for the path\_delay command.

## **Getting the Syntax for an Attribute**

#### Type the following:

```
rc:/> get_attribute attribute_name * -help
```

#### For example:

```
rc:/> get_attribute max_transition * -help
```

This returns the syntax for the max\_transition attribute.

## **Searching for Attributes**

You can get a list of all the available attributes by typing the following command:

```
rc:/> get_attribute * * -h
```

You can type a sequence of letters after the set\_attribute command and press Tab to get a list of all attributes that contain those letters.

```
rc:/> set_attr li
ambiguous "li": lib_lef_consistency_check_enable lib_search_path libcell
liberty_attributes libpin library library_domain line_number
```

## Searching For Commands When You Are Unsure of the Name

You can use help to find a command if you only know part of its name, even as little as one letter.

■ If you only know the first few letters of a command you can get a list of commands that begin with that letter.

For example, to get a list of commands that begin with "ed", you would type the following command:

```
rc:/> ed* -h
```

■ You can type a single letter and press Tab to get a list of all commands that contains that letter.

#### For example:

```
rc:/> c <Tab>
```

This returns the following commands:

ambiguous "c": cache\_vname calling\_proc case catch cd cdsdoc change\_names check\_dft\_rules chipware clear clock clock\_gating clock\_ports close cmdExpand command\_is\_complete concat configure\_pad\_dft connect\_scan\_chains continue cwd\_install ..

■ You can also type a sequence of letters and press Tab to get a list of all commands that contain those letters.

#### For example:

```
rc:/> path <Tab>
```

This returns the following commands:

ambiguous command name "path\_": path\_adjust path\_delay path\_disable path\_group

## **Documentation Conventions**

To aid the readers understanding a consistent formatting style has been used throughout this manual.

- UNIX commands are shown following the unix> string.
- RTL Compiler commands are shown following the rc:/> string.

## **Text Command Syntax**

The list below describes the syntax conventions used for the RTL Compiler text commands.

| literal               | Nonitalic words indicate keywords that you must type literally. These keywords represent command, attribute or option names.                                                                                                                                                                    |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| arguments and options | Words in italics indicate user-defined arguments or options for which you must substitute a name or a value.                                                                                                                                                                                    |
| 1                     | Vertical bars (OR-bars) separate possible choices for a single argument.                                                                                                                                                                                                                        |
| [ ]                   | Brackets denote options. When used with OR-bars, they enclose a list of choices from which you can choose one.                                                                                                                                                                                  |
| { }                   | Braces denote arguments and are used to indicate that a choice is required from the list of arguments separated by OR-bars. You must choose one from the list.                                                                                                                                  |
|                       | { argument1   argument2   argument3 }                                                                                                                                                                                                                                                           |
|                       | Braces, used in Tcl command examples, indicate that the braces must be typed in.                                                                                                                                                                                                                |
| •••                   | Three dots () indicate that you can repeat the previous argument. If the three dots are used with brackets (that is, [argument]), you can specify zero or more arguments. If the three dots are used without brackets (argument), you must specify at least one argument, but can specify more. |
| #                     | The pound sign precedes comments in command files.                                                                                                                                                                                                                                              |

September 2007 24 Product Version 7.1.2

1

# **Navigation**

- <u>basename</u> on page 26
- <u>cd</u> on page 27
- <u>dirname</u> on page 29
- <u>dirs</u> on page 30
- <u>filter</u> on page 31
- find on page 33
- inout mate on page 37
- <u>ls</u> on page 38
- popd on page 42
- pushd on page 43
- <u>pwd</u> on page 44
- what is on page 45

Navigation

#### basename

basename pathname

Removes the directory of the specified path name and returns only the object name. This command behaves similarly to the UNIX basename command.

## **Options and Arguments**

pathname

Specifies the path name of the object, including the object name.

#### **Examples**

■ The following example removes the directory name of the CW\_absval ChipWare component and only returns the component name:

```
rc:/> basename \
    /hdl_libraries/CW/components/CW_absval/comp_architectures/CW_absval
```

■ The following example uses the basename command with the dirname command to return the name of the library to which the ND2X1 library cell belongs:

```
rc:/> set libcell /libraries/LIB/libcells/ND2X1
rc:/> basename [dirname [dirname $libcell]]
```

#### **Related Information**

CW absval

Related commands: <u>dirname</u> on page 29

**Navigation** 

#### cd

```
cd [ directory ]
```

Sets the current directory in the design hierarchy and navigates the design hierarchy. This command is similar to its UNIX counterpart. A description of the design hierarchy is given in the *Using Encounter RTL Compiler*.

#### **Options and Arguments**

directory

Specifies the name of the directory to be set as the current directory.

The ".", "..", and "/"have the same meaning as their UNIX counterparts (current directory, parent directory, and root directory respectively).

You can use wildcards when they do not produce an ambiguous reference (more than one match).

## **Examples**

■ The following command returns you to the top of the design hierarchy:

```
rc:/designs> cd
rc:/> pwd
//
```

The following command specifies the absolute path to the target directory:

```
rc:/> cd /designs/alu/timing/exceptions
```

■ The following command specifies the relative path to the target directory:

```
rc:/> cd designs/alu
rc:/designs/alu> cd timing/exceptions
```

The following command changes the current directory to a parent directory:

```
rc:/designs/alu/timing/exceptions cd ../../subdesigns
rc:/designs/alu/subdesigns> pwd
/designs/alu/subdesigns
```

■ The following command uses wildcards in the path specification:

```
rc:/designs/cmplx_alu/subdesigns/addinc> cd ../../tim*/exc*
rc:/designs/cmplx_alu/timing/exceptions> pwd
/designs/cmplx_alu/timing/exceptions
```

Navigation

## **Related Information**

Affects these commands: dirs on page 30

ls on page 38

popd on page 42

pushd on page 43

pwd on page 44

Navigation

#### dirname

dirname pathname

Removes the object name of the specified path name and only returns the directory name. This command behaves similarly to the UNIX dirname command.

## **Options and Arguments**

pathname

Specifies the path name of the object, including the object name.

#### **Examples**

■ The following example removes the CW\_absval ChipWare component name and only returns its directory name:

```
rc:/>dirname \
    /hdl_libraries/CW/components/CW_absval/comp_architectures/CW_absval
/hdl_libraries/CW/components/CW_absval/comp_architectures
```

■ The following example uses the basename command with the dirname command to return the name of the library to which the ND2X1 library cell belongs:

```
rc:/> set libcell /libraries/LIB/libcells/ND2X1
rc:/> basename [dirname [dirname $libcell]]
```

#### **Related Information**

Related commands: <u>basename</u> on page 26

Navigation

## dirs

dirs

Displays the contents of the design directory stack. This command is similar to its UNIX counterpart and is used in conjunction with the <u>pushd</u> and <u>popd</u> commands.

#### **Example**

■ The following commands respectively add designs and libraries to the design directory stack, then display the contents of the directory stack:

```
rc:/> pushd designs
/designs /
rc:/designs> pushd /libraries
/libraries /designs /
rc:/libraries> dirs
/libraries /designs /
```

■ The following commands respectively remove the last added directories and then display the contents of the directory stack:

```
rc:/libraries> popd
/designs /
rc:/designs> popd
/
rc:/> dirs
/
```

#### **Related Information**

Related commands: <u>Is</u> on page 38

popd on page 42

pushd on page 43

pwd on page 44

Navigation

#### filter

```
filter [-invert] [-regexp] attribute_name
    attribute_value ... [object_list...]
```

Filters a set of objects based on the values of the given attributes using the pattern matching mechanism from the glob Tcl command.

This command provides a powerful means of selecting objects within the design hierarchy at a more discrete level than is allowed by the directory structure alone.

Use the get\_attribute command to list the attributes available for each object type.

### **Options and Arguments**

| attribute_name  | Specifies the name of an attribute to use as filter.                                                                                            |  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                 | This argument is required. A compound string (containing spaces) should be represented as a list either by using double-quotes or braces ({ }). |  |
| attribute_value | Specifies the value of an attribute to use as filter.                                                                                           |  |
| -invert         | Filters out objects that match the expression and returns those that do not.                                                                    |  |
| object_list     | Specifies a Tcl list of objects to filter.                                                                                                      |  |
| -regexp         | Overrides the default Tcl glob pattern matching with Tcl regular expression matching.                                                           |  |

## **Examples**

■ The following command finds the list of all matching library cells on which the <u>preserve</u> attribute has been set to true:

```
rc:/> filter preserve true [find . -libcell *]
```

■ The following command stores the Tcl list of all matching cells returned by the filter command in a variable for use in scripting later.

```
rc:/> set preserved_cells [filter preserve true [find . -libcell *]]
```

■ The following command embeds the Tcl list of all matching cells returned by the filter command as part of a larger command.

```
rc:/> report timing -through [filter preserve true [find . -libcell *]]
```

Navigation

The following Tcl code fragment sets the variable result to all instances that start with the letter g and whose corresponding library cell starts with inv:

■ The following example returns only returns those pins that have the preserve attribute set to either true or false and ignores those with size\_ok values:

```
rc:/> filter -regexp preserve {true|false} [find / -pin *]
```

■ Use the ls -dir command to format the output:

```
rc:/> ls -dir [filter preserve true [find . -libcell *]]
/libraries/penny/libcells/ANTENNA/
/libraries/penny/libcells/FILL1/
/libraries/penny/libcells/RF1R1WX2/
/libraries/penny/libcells/RF2R1WX2/
```

■ Use the ls -dir command and the redirect arrow to redirect the output to the specified file:

```
rc:/> ls -dir [filter preserve true [find . -libcell *]] > areid.txt
You can also append arrows (">>").
```

#### **Related Information**

Affects these commands: <u>Is</u> on page 38

get\_attribute on page 58

set attribute on page 80

Navigation

#### find

```
find root_path [-maxdepth integer] [-mindepth integer]
    [-ignorecase] [-regexp <expression>][-vname]
    [-option...|*] object
```

Searches the design hierarchy for the specified types of objects and returns a Tcl list containing the full paths to any matching objects. This list can then be used by other commands to operate on groups of objects. The find command supports the \* and ? wildcard characters.

**Note:** The find command is very powerful but overusing it can increase the execution time. To reduce the execution time, be as specific as possible when specifying the object to match.

## **Options and Arguments**

| -ignorecase       | Ignores the case (upper case or lower case) of the parameters. Alternatively, specifies the search to be case insensitive.                                     |           |                  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------|
| -maxdepth level   | Descends no more than the specified number (non-negative integer) of levels below $root\_path$ . A level of 0 searches on the root_path.                       |           |                  |
|                   | Default: infinity                                                                                                                                              |           |                  |
| -mindepth integer | Skips the specified number (non-negative integer) of levels below $root\_path$ before finding objects. A level of 1 searches all objects except $root\_path$ . |           |                  |
|                   | Default: 0                                                                                                                                                     |           |                  |
| object            | Specifies the name of the object to match. The name can include wildcard characters.                                                                           |           |                  |
| -option           | Specifies the type of object you want to find. You can specify multiple options or look in all types by specifying *.                                          |           |                  |
|                   | Option can have one of the following values:                                                                                                                   |           |                  |
|                   | actual_scan_chain                                                                                                                                              | hdl_pack  | pin_bus          |
|                   | actual_scan_segment                                                                                                                                            | hdl_param | port             |
|                   | attribute                                                                                                                                                      | hdl_pin   | port_bus         |
|                   | clock                                                                                                                                                          | hdl_proc  | power_domain     |
|                   | clock_domain                                                                                                                                                   | hdl_subp  | power_ground_net |
|                   | constant                                                                                                                                                       | instance  | root             |

Navigation

| cost_group     | isolation_rule      | scan_chain         |
|----------------|---------------------|--------------------|
| design         | level_shifter_group | scan_segment       |
| exception      | libarc              | seq_function       |
| external_delay | libcell             | subdesign          |
| hdl_arch       | libpin              | subport            |
| hdl_bind       | library             | subport_bus        |
| hdl_block      | library_domain      | test_clock         |
| hdl_comp       | message             | test_clock_domain  |
| hdl_config     | message_group       | test_signal        |
| hdl_impl       | mode                | violation          |
| hdl_inst       | net                 | wireload           |
| hdl_label      | object_type         | wireload_selection |
| hdl_lib        | operating_condition |                    |
|                |                     |                    |

**Note:** The clock\_domain, test\_clock\_domain, and wireload\_selection object types currently do not have any attributes associated with them.

-regexp Specifies regular expression.

hdl\_oper

root\_path Specifies the name of the directory from where to start

searching. The name can include wildcard characters.

pin

-vname Removes the container directories in the pathname and returns

Verilog style names where appropriate.

## **Examples**

■ The following command searches for any object type whose name contains add, starting from the current directory (/designs):

```
rc:/designs> find . * *add*
/designs/alu/instances_hier/ops1_add_25 /designs/alu/subdesigns/addinc64
```

■ The following command finds all registers in all designs:

```
rc:/> find des* -instance *seq/*
/designs/alu/instances_hier/RC_CG_HIER_INST_0/instances_seq/RC_CGIC_INST
/designs/alu/instances_seq/aluout_reg_7
/designs/alu/instances_seq/aluout_reg_6
/designs/alu/instances_seq/aluout_reg_4
/designs/alu/instances_seq/aluout_reg_0
/designs/alu/instances_seq/aluout_reg_3
```

**Navigation** 

```
/designs/alu/instances_seq/aluout_reg_5
/designs/alu/instances_seq/aluout_reg_2
/designs/alu/instances_seq/aluout_reg_1
/designs/alu/instances_seq/zero_reg
```

The following command finds all input ports in design alu:

```
rc:/> find des*/alu -port ports_in/*
{/designs/alu/ports_in/opcode[2]} {/designs/alu/ports_in/opcode[1]}
{/designs/alu/ports_in/opcode[0]} {/designs/alu/ports_in/data[7]}
 /designs/alu/ports_in/data[6]}
                                        {/designs/alu/ports_in/data[5]}
 /designs/alu/ports_in/data[4]}
                                        {/designs/alu/ports_in/data[3]}
 /designs/alu/ports_in/data[2]}
                                        {/designs/alu/ports_in/data[1]}
 /designs/alu/ports_in/data[0]}
/designs/alu/ports_in/accum[6]}
                                       {/designs/alu/ports_in/accum[7]}
                                         {/designs/alu/ports_in/accum[5]}
 /designs/alu/ports_in/accum[4]}
/designs/alu/ports_in/accum[2]}
                                         /designs/alu/ports_in/accum[3]
                                         {/designs/alu/ports_in/accum[1]}
/designs/alu/ports_in/accum[0]} /designs/alu/ports_in/clock
/designs/alu/ports_in/ena /designs/alu/ports_in/reset
```

■ The following command searches for an external delay whose name starts with in, starting from the designs directory:

```
rc:/designs> find designs -external_delay in*
/designs/alu/timing/external_delays/in_del_1
```

■ The following command finds all designs that are four characters:

```
rc:/> find . -designs ????
/designs/dani
```

■ The following command finds all design names with four characters that end with the letter "i":

```
rc:/> find . -designs ???i
/designs/keri
```

The following command performs a case insensitive search for the design SABLE:

```
rc:/> find . -ignorecase -design sable
/designs/SABLE
```

To find hierarchical objects, you can just specify the top-level object instead of the root or current directory. Doing so can provide faster results because it minimizes the number of hierarchies that RTL Compiler traverses. In the following example, if we wanted to only find the output pins for inst1, the first specification is more efficient than the second. The second example not only traverses more hierarchies, it also returns inst2 instances.

```
rc:/> find inst1 -pin out*
{/designs/woodward/instances_hier/inst1/pins_out/out1[3]}
rc:/>find / -pint out*
{/designs/woodward/instances_hier/inst1/pins_out/out1[3]}
{/designs/woodward/instances_hier/inst2/pins_out/out1[3]}
```

Navigation

■ The following example uses the find command to return a list of all the instances in a small design.

```
rc:/> find / -instance *
/designs/MOD69/instances_hier/inst1
/designs/MOD69/instances_hier/inst1/instances_comb/g21
```

The -vname option removes the container directories (in this case instance\_hier) and presents the list more concisely:

```
rc:/> find / -instance -vname *
inst1
inst1/g21
```

This option is useful when you want to present the object in a report because the name is more concise. The disadvantage of the shortened name is that it may no longer refer to a unique object because an instance, pin, net, and subport may all share the same Verilog name.

■ The following example uses the -regexp option to return all message objects that contain at least VLOGPT-6:

```
rc:/> find / -regexp (VLOGPT-6+) -messsages * *
```

The following example returns all combinatorial instances named g58 or g59 in the Verilog name style:

```
rc:/> find / -regexp {g[5][8-9]} -vname -instance instances_comb/*
```

■ Use the ls -dir command to format the output row over row:

```
rc:/> ls -dir [find / -instance -vname *]
/designs/moniquea/instances_hier/inst1/
/designs/moniquea/instances_hier/inst1/instances_comb/g41/
/designs/moniquea/instances_hier/inst1/instances_comb/g42/
/designs/moniquea/instances_hier/inst1/instances_comb/g43/
/designs/moniquea/instances_hier/inst1/instances_comb/g44/
```

■ Use the ls -dir command and the redirect arrow to redirect the output to the specified file:

```
rc:/> ls -dir [find / -instance -vname *] > moniquea.txt
```

■ You can also append arrows (">>").

#### Related Information

Related command: <u>clock\_ports</u> on page 277

Related attribute: find object threshold

Navigation

## inout\_mate

```
inout_mate {subport_bus|port_bus|subport|port|pin}
```

Distinguishes bidirectional pins, ports, port\_busses, subports, and subport\_busses inout objects so you can find the input object and the corresponding output object.

These bidirectional inout objects are represented as two distinct objects: the input pin, port, port\_bus, subport, and subport\_bus object and the corresponding output object. The pair cannot be broken apart, such as using an edit\_netlist rm command to delete just one of the two objects, because together, they represent the inout object.

## **Examples**

■ The following example is a design called top that has a primary inout port named io, which RC Encounter represents as two distinct ports:

```
/designs/top/ports_in/io
/designs/top/ports_out/io
```

☐ Use the inout\_mate command on the input object to find the corresponding output object:

```
rc:/> inout_mate ports_in/io
/designs/top/ports_out/io
```

Use the inout\_mate command on the output object to find the corresponding input object

```
rc:/> inout_mate ports_out/io
/designs/top/ports_in/io
```

■ The following example is an hierarchical instance called s4 that has an inout port named io, which RC Encounter represents as two distinct subports:

```
/designs/top/instances_hier/s4/subports_in/io
/designs/top/instances_hier/s4/subports_out/io
```

☐ Use the inout\_mate command on the input object to find the corresponding output object:

```
rc:/> inout_mate s4/subports_in/io
/designs/top/instances_hier/s4/subports_out/io
```

Use the inout\_mate command on the output object to find the corresponding input object:

```
rc:/> inout_mate s4/subports_out/io
/designs/top/instances_hier/s4/subports_in/io
```

Navigation

#### Is

Lists information about any objects in the design hierarchy (designs, library cells, clocks, and so on). This command is similar to its UNIX counterpart.

## **Options and Arguments**

| -attribute     | List the attributes for the specified object whose values are different from the default values.                                           |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| -computed      | Lists all computed attributes. Computed attributes are potentially very time consuming to process and are therefore by default not listed. |
| -dir           | Lists only the directory name not its contents.                                                                                            |
| file           | Specifies the name of the file to which to list the information.                                                                           |
| -long          | Lists the contents (long listing) of the directory.                                                                                        |
| object         | Specifies the directory for which you want to list information.                                                                            |
|                | Default: current directory                                                                                                                 |
| -width integer | Specifies the width of the screen that can be used to show the information                                                                 |
|                | Default: 80                                                                                                                                |

## **Examples**

■ The following command lists the contents of the libraries directory:

```
rc:/> ls libraries
/libraries:
./ em333s/ sm333s/
```

■ The following command shows information of cell buf1 in regular and long listing format:

```
rc:/libraries/tutorial/libcells/buf1> ls
./ A Y
rc:/libraries/tutorial/libcells/buf1> ls -long
Total: 3 items
./ (libcell)
A (libpin)
Y (libpin)
```

Navigation

The following command lists only the attributes of buf1 whose values are different from the default values:

```
rc:/libraries/tutorial/libcells/buf1> ls -attribute
Total: 3 items
                   (libcell)
    Attributes:
      area = 1
      buffer = true
      cell_leakage_power = 0.0 nW
      combinational = true
      liberty_attributes = area 1.0
                   (libpin)
    Attributes:
      capacitance = 25.0 25.0 femtofarads
      fanout_load = 1.000 fanout_load units
      input = true
      liberty_attributes = capacitance 0.025 direction input
      max_transition = 4500.0
      outgoing_timing_arcs = /libraries/tutorial/libcells/buf1/Y/inarcs/A_n90
Y/
                   (libpin)
    Attributes:
      capacitance = 0.0 0.0 femtofarads
      fanout_load = 0.000 fanout_load units
      function = A
      incoming_timing_arcs = /libraries/tutorial/libcells/buf1/Y/inarcs/A_n90
      liberty_attributes = direction output function A
      max_transition = 4500.0
      output = true
```

■ The following command lists all attributes (except for the computed attributes) for buf1, even those with the default value:

```
rc:/libraries/tutorial/libcells/buf1> ls -long -attribute
Total: 3 items
                   (libcell)
    All attributes:
      adder = false
      area = 1.0
      async_clear =
      async_preset =
      avoid = false
      buffer = true
      cell delay multiplier = 1.0
      cell_leakage_power = 0.0 nW
      clock =
      clock_gating_integrated_cell =
      combinational = true
      constraint multiplier = 1.0
      flop = false
      height = no_value
      usable = true
      user defined =
      width = no value
                   (libpin)
Α
    All attributes:
      async_clear_phase = none
      async_preset_phase = none
      capacitance = 25.0 25.0 femtofarads
```

**Navigation** 

```
clock_gate_clock_pin = false
      clock_gate_enable_pin = false
      clock_gate_obs_pin = false
      clock_gate_out_pin = false
      clock_gate_reset_pin = false
      clock_gate_test_pin = false
      tristate = false
      user_defined =
Υ
                   (libpin)
    All attributes:
      async_clear_phase = none
      async_preset_phase = none
      capacitance = 0.0 0.0 femtofarads
      clock_gate_clock_pin = false
      clock_gate_enable_pin = false
      clock gate obs pin = false
      clock_gate_out_pin = false
      clock_gate_reset_pin = false
      clock_gate_test_pin = false
      tristate = false
      user defined =
```

■ The following command uses wildcard strings and the results of a find command:

```
rc:/libraries> ls -long [find . -libcell A*]
/libraries/cg/libcells/AND2A:
Total: 4 items
. /
                     (libcell)
A/
                    (libpin)
                    (libpin)
B/
Z/
                     (libpin)
/libraries/cg/libcells/A021A:
Total: 5 items
                     (libcell)
./
A/
                     (libpin)
                    (libpin)
B/
C/
                     (libpin)
Z/
                     (libpin)
```

■ The following command shows that the computed attribute

```
timing_case_computed_value has been turned on:
```

```
rc:/>ls -computed /designs/violet/instances_comb/U1/pins_in/S
timing_case_computed_value = 1
```

■ The following examples show the difference between the ls -attribute and get\_attribute commands.

```
rc:/designs> ls -attribute
Total: 2 items
./
async_set_reset_flop_n/ (design)
   Attributes:
    dft_mix_clock_edges_in_scan_chains = false
    wireload = /libraries/slow/wireload_models/sartre18_Conservative
rc:/designs> get_attribute wireload /designs/async_set_reset_flop_n/
/libraries/slow/wireload_models/sartre18_Conservative
```

Navigation

Now, the get\_attribute wireload command:

rc:/designs> get\_attribute wireload /designs/async\_set\_reset\_flop\_n/

returns the following wireload model:

/libraries/slow/wireload\_models/sartre18\_Conservative

The ls -attribute command lists all user modified attributes and their values. The get\_attribute command lists only the value of the specified attribute. The get\_attribute command is especially useful in scripts where its returned values can be used as arguments to other commands.

#### **Related Information**

Related command: <u>get\_attribute</u> on page 58

Navigation

## popd

popd

Removes the topmost element of the directory stack, revealing a new top element and changes the current directory to the new top element. This command is similar to its UNIX counterpart.

**Note:** If popd is issued on a directory stack that has only one element, an appropriate warning message is printed and the popd command exits without changing the directory stack.

### **Examples**

■ In the following example, the directory stack starts off as /libraries /designs: /libraries is the current directory and the top element of the directory stack, and /designs is next on the stack). When the popd command is issued, /libraries is popped off, and /designs becomes the top (and only element) of the stack and the current directory.

```
rc:/libraries> dirs
/libraries /designs
rc:/libraries> popd
/designs
rc:/designs> dirs
/designs
rc:/designs> pwd
/designs
```

■ In the following example, a popd command is issued on a directory stack that has only one element.

```
rc:/> cd /designs
rc:/designs> dirs
/designs
rc:/designs> popd
Directory stack empty
/designs
```

This can happen when more popd commands are issued than pushd commands.

#### **Related Information**

Affects these commands: dirs on page 30

ls on page 38

pushd on page 43

pwd on page 44

**Navigation** 

## pushd

pushd directory

Pushes the specified new target directory onto the directory stack (as the topmost element) and changes the current directory to that specified directory. This command is similar to its UNIX counterpart.

## **Options and Arguments**

directory Specifies the name of the directory to be set as target directory.

You can use wildcards when they do not produce an ambiguous

reference (more than one match).

## **Examples**

■ In the following example, /libraries is pushed onto the top of the /designs directory stack and the current directory is changed to it:

```
rc:/designs> pushd /libraries
/libraries /designs
rc:/libraries>
```

■ In the following example, the push operation does not succeed because there is more than one directory that starts with ex.

#### **Related Information**

Affects these commands: <u>dirs</u> on page 30

ls on page 38

popd on page 42

pwd on page 44

Navigation

## pwd

pwd

Displays the current position in the design hierarchy. This command is similar to its UNIX counterpart.

## **Examples**

■ The following example shows the current directory after changing the current directory first:

rc:/> cd /designs
rc:/designs> pwd
/designs

## **Related Information**

Related commands: <u>dirs</u> on page 30

ls on page 38

popd on page 42

pushd on page 43

Navigation

## what\_is

```
what_is object
```

Returns a string describing the type of object given as its argument. The command will work only if a single object is specified. A list of valid objects can be obtain by typing find -help.

This command is mostly used for writing Tcl scripts (rather than being an interactive command). It is useful for checking the types of arguments to the Tcl procedures.

### **Options and Arguments**

object

Specifies the object for which you want to know the type.

### **Examples**

The following example returns pin:

```
what_is /designs/TOP/instances_hier/SUB/pins_in/A[0]
pin
```

■ In the following example, the top-level design has two clocks clock2 and clock3. The following command returns the type of clock2.

```
rc:/> what_is clock2
clock
```

■ The following command fails because there is more than one object of the given name in the current tree structure.

# Command Reference for Encounter RTL Compiler Navigation

## **General**

- all inputs on page 49
- all outputs on page 50
- apropos on page 51
- <u>echo</u> on page 53
- enable transparent latches on page 54
- exec embedded script on page 55
- <u>exit</u> on page 57
- get attribute on page 58
- help on page 61
- <u>include</u> on page 62
- <u>lcd</u> on page 63
- license on page 64
- license checkout on page 65
- license list on page 66
- <u>Ils</u> on page 67
- <u>lpwd</u> on page 68
- man on page 69
- quit on page 70
- rc on page 71
- redirect on page 75
- reset attribute on page 76

- <u>resume</u> on page 78
- sdc shell on page 79
- set attribute on page 80
- shell on page 83
- <u>suppress messages</u> on page 84
- <u>suspend</u> on page 85
- <u>unsuppress messages</u> on page 86

#### General

## all\_inputs

```
all_inputs [-design design]
```

Returns the input ports of the specified design.

### **Options and Arguments**

-design design

Specifies the name of the top-level design for which you want to list all input ports.

If you omit the design name, the input ports of all loaded designs are listed.

### **Examples**

■ The following example lists the input ports of all loaded designs.

```
rc:/designs/top> all_inputs
/designs/top/ports_in/enable {/designs/top/ports_in/in1[7]}
{igl / 	ext{designs/top/ports_in/in1[6]} }
                                  {/designs/top/ports_in/in1[5]}
/designs/top/ports_in/in1[4]
                                  /designs/top/ports_in/in1[3]
/designs/top/ports_in/in1[2]}
                                  /designs/top/ports_in/in1[1]
/designs/top/ports_in/in1[0]
                                  /designs/top/ports_in/in2[7]
[/designs/top/ports_in/in2[6]}
                                  {/designs/top/ports_in/in2[5]}
                                  {/designs/top/ports_in/in2[3]
[/designs/top/ports_in/in2[4]}
                                  {/designs/top/ports_in/in2[1]}
{/designs/top/ports_in/in2[2]}
{/designs/top/ports_in/in2[0]}
                                 /designs/top/ports in/clk
/designs/my_CG_MOD/ports_in/ck_in /designs/my_CG_MOD/ports_in/enable
/designs/my_CG_MOD/ports_in/test /designs/my_CG_MOD_neg/ports_in/ck_in
/designs/my_CG_MOD_neg/ports_in/enable /designs/my_CG_MOD_neg/ports_in/test
```

■ The following example lists the input ports of design my\_CG\_MOD.

```
rc:/designs/top> all_inputs -design my_CG_MOD
/designs/my_CG_MOD/ports_in/ck_in /designs/my_CG_MOD/ports_in/enable /
designs/my_CG_MOD/ports_in/test
```

■ Use the ls -dir command to format the output of the command

```
rc:/> ls -dir [all_inputs]
/designs/ksable/ports_in/in1[0]
/designs/ksable/ports_in/in1[1]
/designs/ksable/ports_in/in1[2]
```

■ Use the ls -dir command with the redirect arrow to redirect the output to a specified file:

```
rc:/> ls -dir [all_inputs] > areid.txt
```

You can also append arrows (">>").

## all\_outputs

```
all_outputs [-design design]
```

Returns the output ports of the specified design.

### **Options and Arguments**

-design design Specifies the name of the top-level design for which you want to

list all output ports.

If you omit the design name, the output ports of all loaded designs are listed.

### **Examples**

The following example lists the output ports of all loaded designs.

```
rc:/designs/top> all_outputs
{/designs/top/ports_out/out1[7]}
                                    {/designs/top/ports_out/out1[6]}
                                    /designs/top/ports_out/out1[4]
 /designs/top/ports_out/out1[5]}
/designs/top/ports_out/out1[3]}
                                    /designs/top/ports_out/out1[2]
/designs/top/ports_out/out1[1]}
                                    /designs/top/ports out/out1[0]
/designs/top/ports_out/out2[7]}
                                    /designs/top/ports_out/out2[6]
[/designs/top/ports_out/out2[5]}
                                    {/designs/top/ports_out/out2[4]}
{/designs/top/ports_out/out2[3]}
{/designs/top/ports_out/out2[1]}
                                    {/designs/top/ports_out/out2[2]}
                                    {/designs/top/ports_out/out2[0]}
/designs/my CG MOD/ports out/ck out /designs/my CG MOD neg/ports out/ck out
```

■ The following example lists the output ports of design my\_CG\_MOD.

```
rc:/designs/top> all_outputs -design my_CG_MOD
/designs/my_CG_MOD/ports_out/ck_out
```

■ Use the ls -dir command to format the output of the command

```
rc:/> ls -dir [all_inputs]
/designs/ksable/ports_out/out1[0]
/designs/ksable/ports_out/out1[1]
/designs/ksable/ports_out/out1[2]
```

■ Use the ls -dir command with the redirect arrow to redirect the output to a specified file:

```
rc:/> ls -dir [all_outputs] > areid.txt
You can also append arrows (">>").
```

### apropos

```
apropos [-skip_help] [-skip_commands] [-skip_attributes] string
```

Performs a case insensitive wildcard search of commands (including their options) and attributes. The command will even encompass the help text of commands and attributes. The search results will be categorized into the following different sections:

- Commands that match search text
- Commands with help text that match search text
- Commands with options (both option name and option help text) that match search text
- Attributes that match search text
- Attributes with help text and attribute objects that matches search text

## **Options and Arguments**

| -skip_help       | Do not include help text in the search results.  |
|------------------|--------------------------------------------------|
| -skip_command    | Do not include commands in the search results.   |
| -skip_attributes | Do not include attributes in the search results. |
| string           | Specifies the search string                      |

## **Examples**

The following example searches for the term "generic":

```
rc:/> apropos generic
Commands with option text matching search string:
   synthesize
   write_hdl

Attributes with help text matching search string:
   dp_perform_csa_operations (root)
   dp_perform_sharing_operations (root)
   dp_perform_speculation_operations (root)
   hdl_auto_sync_set_reset (root)
   timing_driven_muxopto (design)
   timing_driven_muxopto (subdesign)
```

■ The following example searches for the term "generic" among commands only:

rc:/> apropos -skip\_attributes generic
Commands with option text matching search string:
 synthesize
 write\_hdl

### echo

```
echo [-nonewline] string... [> file]
```

Displays information on the screen, or to a file when redirection is used.

You can use shell variables and valid Tcl string constructs within the echo command.

### **Options and Arguments**

| file       | Specifies the name of the file to which to echo the information.                                                                                                                               |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -nonewline | Does not start a new line after the information is displayed.                                                                                                                                  |
|            | You can use this option to use the output of the ${\tt echo}$ command in another command.                                                                                                      |
| string     | Specifies a string to be printed.                                                                                                                                                              |
|            | <b>Note:</b> You cannot use the common symbol for redirection ">" in a string with the echo command. Any text after ">" is treated as redirection. In this case, use the puts command instead. |

## **Examples**

■ The following example displays information on the script's progress to the screen:

```
rc:/> echo "Started synthesizing using a ${clock_cycle}ps clock!"
Started synthesizing using a 3500ps clock!
```

■ The following example uses the standard Tcl command execution syntax to include command output into the echo command:

```
rc:/> echo "Reporting timing at [exec date]"
Reporting timing at Mon Sep 29 12:30:24 PDT 2003
```

■ The following example pipes the results of an echo command to a file using standard redirection methods:

```
rc:/> echo "Reporting timing at [exec date]" > design.rpt
rc:/>
```

## enable\_transparent\_latches

enable\_transparent\_latches

Enables transparent latches in the design by disabling the  ${\tt EN}$  to  ${\tt Q}$  arcs in the latch. This command must be used after elaborate. Transparent latches are latches with the enable signal held constant at the active state. Without enabling transparent latches, paths through them cannot be traced.

#### **Related Information**

Affects this command: report disabled transparent latches on page 317

## exec\_embedded\_script

```
exec_embedded_script [-design string] [-subdesign string]
```

Executes embedded scripts found in a specified design or subdesign. To execute the scripts on all top-designs and their subdesigns, use the <code>exec\_embedded\_script</code> command without any arguments. Use this command after the <code>elaborate</code> command.

The embedded script of a design or subdesign is stored in the  $\underline{\tt embedded script}$  attribute of that design or subdesign.

### **Options and Arguments**

| -design <i>string</i>    | Specifies the top level design for which the embedded script need to be executed. Using this option executes scripts for the specified design and every subdesign in it. |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -subdesign <i>string</i> | Specifies the full path of the subdesign for which the embedded script needs to be executed. Using this option executes the script only for the specified subdesign.     |

## **Examples**

■ The following commands execute a SDC script, if any, embedded in the RTL description of the design.

```
rc> exec_embedded_script
rc> exec_embedded_script -design name of top design
rc> exec_embedded_script -design full vdir path to top design
rc> exec_embedded_script -subdesign full vdir path to subdesign
```

- If design or subdesign is not specified, then using this command executes the embedded SDC script of all designs and all subdesigns.
- If a design is specified, then this command executes the embedded SDC script in the RTL code of the given design and all its subdesigns.
- If a subdesign is specified, then this command executes the embedded SDC script in the RTL code of the specific subdesign only.

**Note:** The impact of executing only this embedded script can still be hierarchical. For example, this can happen if an SDC command in the embedded script at this level of design hierarchy specifies a constraint for some instance down in the hierarchy.

■ If both a design and a subdesign is specified, then the subdesign setting is ignored.

## **Related Information**

Related command: <u>elaborate</u> on page 250

Related attributes: <u>hdl auto exec sdc scripts</u>

## exit

exit

Exits from the RTL Compiler shell without saving design data.

Control-c is a shortcut to the exit and quit commands.



When exiting, no design data is saved, so it is important to save the design using the <a href="https://write.hdl">write.hdl</a> and <a href="https://write.script">write.script</a> commands.

## get\_attribute

Retrieves the value of an attribute set by RTL Compiler or via the set\_attribute command. You can also use this command to list all attributes of a given object type.

This command is most commonly used within scripts to control the way a script operates based on the value of the attribute, or to retrieve basic information on the tool.

## **Options and Arguments**

| attribute_name | Specifies the name retrieve.                                                                            | of an attribute whose | e value you want to |
|----------------|---------------------------------------------------------------------------------------------------------|-----------------------|---------------------|
| object         | Specifies the path from where the attribute should be retrieved.                                        |                       |                     |
|                | Default: current wo                                                                                     | orking directory      |                     |
| type           | Specifies the object type for which you want the list of attribute names. Specify any of the following: |                       |                     |
|                | actual_scan_chain                                                                                       | hdl_oper              | pin                 |
|                | actual_scan_segment                                                                                     | hdl_pack              | pin_bus             |
|                | attribute                                                                                               | hdl_param             | port                |
|                | clock                                                                                                   | hdl_pin               | port_bus            |
|                | clock_domain                                                                                            | hdl_proc              | power_domain        |
|                | constant                                                                                                | hdl_subp              | power_ground_net    |
|                | cost_group                                                                                              | instance              | root                |
|                | design                                                                                                  | isolation_rule        | scan_chain          |
|                | exception                                                                                               | level_shifter_group   | scan_segment        |
|                | external_delay                                                                                          | libarc                | seq_function        |
|                | hdl_arch                                                                                                | libcell               | subdesign           |
|                | hdl_bind                                                                                                | libpin                | subport             |
|                | hdl_block                                                                                               | library               | subport_bus         |
|                | hdl_comp                                                                                                | library_domain        | test_clock          |
|                | hdl_config                                                                                              | message               | test_clock_domain   |
|                | hdl_impl                                                                                                | message_group         | test_signal         |

September 2007 58 Product Version 7.1.2

| hdl_inst  | mode | violation |
|-----------|------|-----------|
| hdl_label | net  | wireload  |

hdl\_lib operating\_condition wireload\_selection

**Note:** The clock\_domain, test\_clock\_domain, and wireload\_selection object types currently do not have any attributes associated with them.

### **Examples**

■ The following example retrieves the current value of the library attribute on the root directory:

```
rc:/> get_attribute library /
tutorial.lbr
```

■ The following example assumes you are already at the root of the design hierarchy, so the object specification is omitted:

```
rc:/> get_attribute library
tutorial.lbr
```

■ The following example stores the attribute value in a variable:

```
rc:/> set old_library [get_attribute library /]
tutorial.lbr
```

The following example returns the area of library cell:

```
rc:/> get_attribute area [find /lib* -libcell nor*]
1.5
```

■ The following example lists all root-level attributes starting with lp:

```
rc:/> get_attribute lp* root -help
```

■ The following example lists all attributes for all object types:

```
rc:/> get_attribute * * -help
```

- The following examples show the difference between the <u>ls</u> -attribute and get\_attribute commands.
  - Using the ls -attribute command:

```
rc:/designs> ls -attribute
Total: 2 items
./
async_set_reset_flop_n/ (design)
   Attributes:
    dft_mix_clock_edges_in_scan_chains = false
    wireload = /libraries/slow/wireload_models/sartrel8_Conservative
```

## ☐ Using the get\_attribute wireload command:

rc:/designs> get\_attribute wireload /designs/async\_set\_reset\_flop\_n/

### returns the following wireload model:

/libraries/slow/wireload\_models/sartre18\_Conservative

The ls -attribute command lists all user modified attributes and their values. The get\_attribute command lists only the value of the specified attribute. The get\_attribute command is especially useful in scripts where its returned values can be used as arguments to other commands.

#### **Related Information**

Affected by this command: set attribute on page 80

Related command: <u>Is</u> on page 38

## help

```
help [command]...[> file]
```

Provides help on the specified RTL Compiler commands.

**Note:** You can get help at any stage of the design.

## **Options and Arguments**

command Specifies the command for which you want help.

If you do not specify a command name, you get a brief

summary of all RTL Compiler commands.

file Specifies the name of the file to which to write the help.

## **Examples**

■ The following example requests help for the report command:

■ The following example requests help for the synthesize and report commands:

### include

include file ...

Executes scripts containing RTL Compiler or Tcl commands in the order they are listed in the include command.

When RTL Compiler begins executing, a number of scripts are automatically included. Information on these configuration scripts is given in the <u>Using Encounter RTL Compiler</u>.

The use of script files allows automation and modularization of the design flow by placing commonly used commands and sequences of commands into their own scripts. For externally defined components like memories, the vendor can supply a script to create and set up the memory.

This command is identical to the source command.

**Note:** If an error occurs during execution of one of the scripts, execution of that script (and all scripts following it) is stopped.

## **Options and Arguments**

file

Specifies the name of the script file to include.

#### **Examples**

■ The following example includes one script file:

```
rc:/> include constraint.g
```

The following example includes multiple scripts at once:

```
rc:/> include constraint.g synth.g
```

#### **Related Information**

Affected by these attributes: <a href="https://hdl.nearch.path.com/hdl.nearch.path">hdl.nearch.path</a>

<u>lib\_search\_path</u>

script search path

### lcd

lcd directory

Changes the UNIX working directory to the specified directory.

## **Options and Arguments**

directory Specifies the UNIX directory to which to change the current

directory.

## **Examples**

■ The following example changes the working directory to the rtl\_lab01 directory in the current UNIX directory.

rc:>/ lcd rtl\_lab01

#### **Related Information**

Affects these commands: <u>Ils</u> on page 67

<u>lpwd</u> on page 68

shell on page 83

### license

license {checkout | list}

Manages the checking-out of licenses. To check-in a license, you must quit RTL Compiler.

## **Options and Arguments**

checkout Checks-out additional licenses. The available licenses

are RTL\_Compiler\_Ultra,
RTL\_Compiler\_Physical,

RTL\_Compiler\_Verification, FE\_GPS,

SOC\_Encounter\_GPS, and

RTL\_Compiler\_Ultra\_II\_Option.

list Returns a list of licenses currently checked out.

#### **Related Information**

Related commands: <u>license checkout</u> on page 65

license list on page 66

#### license checkout

license checkout license [-wait]

Checks-out an additional product license. Licenses can only be checked-out one at a time.

If the license is available, it is checked out and 1 is returned. If the license is not available, a warning message is issued and 0 is returned. Use the -wait option to wait until the license becomes available. To check-in a license, you must quit RTL Compiler.

## **Options and Arguments**

license

Specifies the license to be checked out. The licenses that can be checked out are:

- RTL\_Compiler\_Ultra
- FE\_GPS
- SOC\_Encounter\_GPS
- RTL\_Compiler\_Verification
- RTL\_Compiler\_Ultra\_II\_Option

-wait

Waits until a license becomes available. RTL Compiler will wait indefinitely, until the license is available.

## **Example**

■ The following example checks-out the RTL\_Compiler\_Verification license:

```
rc:/> license checkout RTL_Compiler_Verification
Checking out license 'RTL_Compiler_Verification'..... (0 seconds elapsed)
1
```

September 2007 65 Product Version 7.1.2

## license list

license list

Returns a Tcl list of additional licenses that are currently checked-out. The license used to launch RTL Compiler is not included in this list.

## **Example**

■ The following example shows that four additional licenses are currently checked-out. Notice that two instances of FE\_GPS are checked-out:

```
rc:/> license list
FE_GPS FE_GPS SOC_Encounter_GPS RTL_Compiler_Verification
```

### lls

lls directory

Lists the contents of the specified UNIX directory.

## **Options and Arguments**

directory

Specifies the UNIX directory whose contents to list.

## **Examples**

■ The following example lists the contents of the rtl\_lab01 directory in the current UNIX directory.

```
rc:/> lls rtl_lab01
alu.v
lab01_gates.v
rc.cmd
rc.log
script.g
tutorial.lbr
rc:/>
```

#### **Related Information**

Affected by this command: <u>lcd</u> on page 63

Related commands: <u>lpwd</u> on page 68

shell on page 83

## **lpwd**

lpwd

Returns the UNIX working directory.

## **Examples**

The following example shows the current UNIX directory.

rc:/> lpwd
/usr3/verilog\_labs

## **Related Information**

Affected by this command: <u>lcd</u> on page 63

Related commands: <u>Ils</u> on page 67

shell on page 83

#### man

```
man { command_name | attribute_name | message_ID}
```

Returns detailed information about the specified command, attribute, or message from the online reference manual. You must first set your MANPATH environment variable to the following path:

```
$CDN_SYNTH_ROOT/share/synth/man
```

rc:/> man TIM-11

After setting the MANPATH variable, you can obtain manpages for commands and attributes both within RTL Compiler or within the Unix shell. To obtain more information about RTL Compiler messages, you must use the man command within RTL Compiler.

### **Example**

■ The following example returns the manpage for the synthesize command:

■ The following example returns information about the TIM-11 message:

```
Entry : TIM-11
Severity : Warning
Verbosity : Message is visible at any 'information_level' above '1'.
Description : Possible timing problems have been detected in this design.
Help : Use 'report timing -lint' for more information
```

## quit

quit

Exits from the RTL Compiler shell without saving design data.

Control-C is a shortcut to the exit and quit commands.



When exiting, no design data is saved, so it is important to save the design using the write hdl and write script commands.

#### rc

Starts RTL Compiler from the UNIX environment. If you specify multiple licenses with the -use\_license, only the last one will be used.

**Note:** Use rc64 instead of rc if you are using RTL Compiler on a Solaris 64-bit environment.



You can abbreviate the options for the rc command as long as there are no ambiguities with its other options. In the following example, -ver would imply the -version option:

```
unix> rc -ver
```

Just using rc -v would not work because there is more than one option that starts with the letter "v."

### **Options and Arguments**

| -32              | Launches RTL Compiler in 32-bit mode. This is the default mode.                                                                                                                                                                          |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -64              | Launches RTL Compiler in 64-bit mode. You can set the CDS_AUTO_64BIT environment variable to ALL to launch not only RTL Compiler, but all Cadence tools in 64-bit. You will not need to specify the -64 option if you use this variable. |
| -E               | Specifies that RTL Compiler exit on a script error.                                                                                                                                                                                      |
| -execute command | Specifies the command or Tcl code to execute as a quoted string.                                                                                                                                                                         |
| -files file      | Specifies the name of a script (or command file) to execute.                                                                                                                                                                             |

| -gui               | Launches the RTL Compiler Graphical User Interface (GUI).                                                                                                                                                  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | <b>Note:</b> GUI commands are only available in the GUI version of RTL Compiler. See GUI Guide for Encounter RTL Compiler for detailed information on GUI commands.                                        |
| -lsf_cpus integer  | Specifies the number of LSF CPUs to use for super-threading.                                                                                                                                               |
| -lsf_queue string  | Specifies the name of the LSF queue.                                                                                                                                                                       |
| -cmdfile string    | Specifies the command file name. The default name is rc.cmd.                                                                                                                                               |
| -logfile log_file_ | _name                                                                                                                                                                                                      |
|                    | Specifies the log file name. The default name is rc.log.                                                                                                                                                   |
| -no_custom         | Specifies to read only the master $\tt.synth\_init$ file, located in the installation directory.                                                                                                           |
|                    | By default, RTL Compiler also loads the initialization file in your home directory and in your current design directory.                                                                                   |
| -nologfile         | Suppresses the generation of any log file.                                                                                                                                                                 |
| -physical          | Starts RTL Compiler with the RTL_Compiler_Physical license.                                                                                                                                                |
|                    | You need this license to use the predict_qos command.                                                                                                                                                      |
|                    | <b>Note:</b> Specifying this option is equivalent to specifying the -use_license option with the RTL_Compiler_Physical value.                                                                              |
| -queue             | Puts a RTL Compiler session in a queue if a license is not currently available. Once an RTL Compiler license becomes available, an RTL Compiler session will launch.                                       |
| -unique            | Preserves any existing command and log files by creating new, unique command and log files for the current session.                                                                                        |
| -use_license       | Specifies which license to use at startup. If the specified license is unavailable, startup will not continue and the command will fail. If you specify multiple licenses, only the last one will be used. |
| -version           | Returns the version number without launching the executable.                                                                                                                                               |
|                    |                                                                                                                                                                                                            |

-vdi

Launches RTL Compiler with the Virtuoso Digital Implementation license. It will first try to use the Virtuoso\_Digital\_Implem license. If that license is unavailable, then it will use the Virtuoso\_Digital\_Implement license.

### **Examples**

■ The following example first starts RTL Compiler, then executes a script file.

```
unix> rc
rc:/> include script.q
```

■ The following example specifies two script files in the command line:

```
unix> rc -f script1.q -f script2.q
```

■ The following example specifies a logfile name with the -logfile option. The default name is rc.log if there is no other logfile in the directory from which RTL Compiler is launched:

```
unix> rc -logfile pov.log
```

Do not use the UNIX tee command and pipe (|) to specify your logname: doing so would not allow you to use the control-c key sequence to gracefully exit a process like incremental optimization.

■ The following example uses the -execute option to execute a script file:

```
unix> rc -exute "include script.g"
```

■ The following example specifies the library path in the command line:

```
unix> rc -ex "set attribute lib search path /net/serverx/libs/mylib"
```

■ The following commands start RTL Compiler with the RTL\_Compiler\_Physical license:

```
unix> rc -physical
unix> rc -use_license RTL_Compiler_Physical
```

■ The following example starts RTL Compiler with the RTL\_Compiler\_Verification license:

```
unix> rc -use_license RTL_Compiler_Verification
```

This command will fail if the RTL Compiler Verification license is unavailable.

If the -use\_license option is not specified, then the RTL\_Compiler\_Ultra, RTL\_Compiler\_Verification, FE\_GPS, and SOC\_Encounter\_GPS licenses will be checked, respectively, and RTL Compiler will start with the first available license. For

example, if in the following example the only available license was FE\_GPS, then RTL Compiler will start with the FE\_GPS license:

unix> rc

■ The following commands have the same effect. Therefore, you should use one or the other and not both in conjunction:

```
unix> rc -use_license Virtuoso_Digital_Implement
```

is the same as:

unix> rc -vdi

■ The following example launches RTL Compiler on four LSF CPUs in the LSF queue named teagan\_queue:

```
unix> rc -lsf_cpus 4 -lsf_queue teagan_queue
```

■ If log and command files already exist in your unix directory, the new log and command files will have a "1" appended to them:

```
unix> ls
rc.cmd rc.log rc.cmd1 rc.log1
```

■ The following example will launch not only RTL Compiler, but all Cadence tools in 64-bit mode:

```
unix> setenv CDS_AUTO_64BIT ALL unix> rc
```

#### **Related Information**

Affected by this attribute: command log

#### General

### redirect

```
redirect [-append] [-tee] [-variable] target command
```

Redirects the standard output to a file or variable. You can write out a gzip compressed file by adding the .gz extension to the filename.

## **Options and Arguments**

| -append   | Append the generated output to the specified file or Tcl variable.       |
|-----------|--------------------------------------------------------------------------|
| command   | Specifies the command or Tcl code to execute as a quoted string.         |
| target    | Specifies the name of the file or variable to which to write the output. |
| -tee      | Also writes the output to standard output (stdout).                      |
| -variable | Redirects the output to a Tcl variable.                                  |

# **Examples**

■ The following example sends the output generated by the report gates command to a file called gates.rep:

```
redirect gates.rep "report gates"
```

■ The following example appends information to the existing gates.rep file:

```
redirect -append gates.rep "report gates"
```

The following example sends the report to stdout and to a file on the disk:

```
redirect -tee gates.rep "report gates"
```

■ The following example prevents output generated during reading of the script from being sent to the screen by sending it to /dev/null.

```
redirect /dev/null "include script.g"
```

■ The following example stores the timing report in a variable \$rep\_var. You can use Tcl commands to manipulate or parse the variable.

```
redirect -variable rep_var "report timing"
```

■ The following examples output a timing and a scan\_power qzip compressed report file:

```
redirect file.qz report timing
redirect file.qz report scan_power
```

# reset\_attribute

reset\_attribute [-quiet] attribute\_name [object...] | -h type [attribute\_name]}

Resets an attribute to its default value.

# **Options and Arguments**

| attribute_name | Specifies the attribute that should be returned to its default value. The "*" wildcard character is supported.                                         |      |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|
| object         | Specifies the object for which the attribute values should be returned to the default values.                                                          |      |  |
| -quiet         | Suppresses those messages that indicate which attributes and objects are being affected.                                                               |      |  |
| type           | Specifies the object type for which you want the list of attribute names. The "*" wildcard character is supported. Specify any of the following types: |      |  |
|                | actual_scan_chain hdl_lib                                                                                                                              | mode |  |
|                | actual_scan_segment hdl_oper                                                                                                                           | net  |  |

attribute

hdl\_param operating\_condition clock hdl\_pin pin cost\_group hdl\_proc port design hdl\_subp port\_bus

exception instance power\_domain external\_delay isolation\_rule power\_ground\_net

level\_shifter\_group hdl arch root

hdl\_bind libarc subdesign hdl\_block libcell subport hdl\_comp libpin subport\_bus

hdl\_impl library test\_clock library\_domain hdl\_inst test\_signal hdl\_label wireload message

# **Examples**

■ The following example specifies that all retiming attributes should be returned to their default values:

```
rc:/> reset_attribute retime* *
```

■ The following example specifies that all attributes on all sequential instances be returned to their default values:

```
rc:/> reset_attribute * [find / -instance *seq/*]
```

■ The following command lists all valid attributes that you can reset:

```
rc:/> reset_attribute -h * *
```

Both type and attribute\_name accept wildcard strings.

#### resume

resume

Restarts the current Tcl process. This command only works in conjunction with the suspend command. See the suspend command to see how these commands work together to stop and restart a Tcl process.

## **Related Information**

Related command: <u>suspend</u> on page 85

# sdc\_shell

```
sdc_shell
```

Opens the SDC shell within RTL Compiler. All SDC commands can be used without the dc: prefix inside the SDC shell. The command exit quits the SDC shell and returns you back to the RTL Compiler prompt.

## **Example**

■ The following example launches the SDC shell within RTL Compiler and then exits:

# set\_attribute

```
set_attribute
{ attribute_name attribute_value [objects] [-quiet]
    [-lock| -h type [attribute_name]}
```

Sets the value of a specified attribute or returns a list of valid attributes.

Attributes are placed on directory objects to control the way they are processed by RTL Compiler. They can also be used to control the synthesis process, the style of the generated code, and numerous other things. A complete list of all attributes is contained in the <u>Attribute Reference for Encounter RTL Compiler</u>.

**Note:** Not all attributes can be set. Attempting to set a *read-only* attribute returns an error. The *Attribute Reference for Encounter RTL Compiler* indicates whether an attribute is read-write or read-only.

## **Options and Arguments**

| attribute_name  | Specifies the name of the attribute whose value you want to set.                                                                                                             |                                                 |                     |  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|---------------------|--|
| attribute_value | Specifies the new                                                                                                                                                            | attribute value.                                |                     |  |
|                 | The value can be either a Boolean, integer, or string. A compound string (containing spaces) should be represented as a list using double-quotes or braces.                  |                                                 |                     |  |
| -lock           | •                                                                                                                                                                            | d attribute's value so t<br>bute becomes read-o |                     |  |
| objects         | Specifies the path(                                                                                                                                                          | s) to the objects.                              |                     |  |
|                 | Default: current directory                                                                                                                                                   |                                                 |                     |  |
| -quiet          | Suppresses those messages that indicate which objects are being affected. Alternatively, when setting an attribute on an object, an information message will not be printed. |                                                 |                     |  |
| type            | Specifies the object type for which you want the list of attribute names. Specify any of the following:                                                                      |                                                 |                     |  |
|                 | actual_scan_chain                                                                                                                                                            | hdl_lib                                         | mode                |  |
|                 | actual_scan_segment                                                                                                                                                          | hdl_oper                                        | net                 |  |
|                 | attribute                                                                                                                                                                    | hdl_param                                       | operating_condition |  |
|                 | clock                                                                                                                                                                        | hdl_pin                                         | pin                 |  |

| cost_group     | hdl_proc            | port             |
|----------------|---------------------|------------------|
| design         | hdl_subp            | port_bus         |
| exception      | instance            | power_domain     |
| external_delay | isolation_rule      | power_ground_net |
| hdl_arch       | level_shifter_group | root             |
| hdl_bind       | libarc              | subdesign        |
| hdl_block      | libcell             | subport          |
| hdl_comp       | libpin              | subport_bus      |
| hdl_impl       | library             | test_clock       |
| hdl_inst       | library_domain      | test_signal      |
| hdl_label      | message             | wireload         |

## **Examples**

■ The following example lists all valid attributes that you can set:

```
rc:/> set attribute * * -help
```

Both type and attribute\_name accept wildcard strings.

■ The following example lists all valid attribute names that contain the string dont:

```
rc:/> set_attribute *dont* * -help
```

■ The following example sets the <u>information level</u> attribute, which controls the verbosity of the tools, to the value of 5 and assumes the current directory for the path:

```
rc:/> set_attribute information_level 5
    Setting attribute of root /: 'information_level' = 5
```

■ In the following example, the path needed to be specified because information\_level is a root attribute and would not have been found in the current path:

```
rc:/designs/alu> set_attribute information_level 5 /
    Setting attribute of root /: 'information_level' = 5
```

■ The following locks the technology library search path to /home/Test/bree by locking the lib\_search\_path attribute. For the rest of the session, the lib\_search\_path attribute becomes read-only.:

```
rc:/> set_attribute -lock lib_search_path /home/Test/bree
```

# **Related Information**

Affects these commands: <u>Is</u> on page 38

get attribute on page 58

### shell

shell command\_string

Executes a UNIX shell command from the RTL Compiler shell.

When executing shell commands, RTL Compiler uses /bin/sh.



Attempting to change the working directory for the RTL Compiler shell using shell cd . .is not possible because each shell command is executed in its own shell, and that shell is killed once the command is complete.

# **Options and Arguments**

command\_string Specifies the UNIX command to execute.

You can specify any valid UNIX command. A sequence of

commands must be specified in the same string.

# **Examples**

■ The following example uses the sh command to get the current date:

```
rc:/> shell date
```

#### **Related Information**

Affected by this command: <a href="Lcd"><u>lcd</u> on page 63</a>
Related commands: <a href="Lls"><u>lls</u> on page 67</a>

<u>lpwd</u> on page 68

# suppress\_messages

```
suppress_messages [-n integer] message_id...
```

Suppresses the specified message.

# **Options and Arguments**

message\_id Specifies the message identification.

-n integer Prints the specified message only n number of times. The

default value is 0.

## **Examples**

■ The following example suppresses the VLOG-1 and VLOG-2 messages:

```
rc:/> suppress_messages { VLOG-1 VLOG-2 }
```

#### **Related Information**

Related command: <u>unsuppress messages</u> on page 86

# suspend

suspend

Stops the current Tcl process. Type "resume" to restart the process from where it was stopped. Issuing the suspend command brings up the RTL Compiler prompt and any commands or attributes that are issued during this time will not have access to the temporary variables from the suspended Tcl process. However, global variables and Tcl processes can still be accessed.

**Note:** Any commands that you enter after issuing the suspend command but before the resume command will not be included in Tcl's command history. However, these commands will be included in RTL Compiler's command editor history.

# unsuppress\_messages

```
unsuppress_messages message_id...
```

Allows a previously suppressed message to be printed.

# **Options and Arguments**

message\_id

Specifies the message identification.

## **Examples**

■ The following example suppresses the VLOG-1 and VLOG-2 messages and then allows them to be printed again:

```
rc:/> suppress_messages { VLOG-1 VLOG-2 }
rc:/> unsuppress_messages { VLOG-1 VLOG-2 }
```

#### **Related Information**

Related command:

suppress messages on page 84

# Multiple Supply Multiple Voltage

- <u>check library</u> on page 88
- <u>create library domain</u> on page 94
- <u>create power domain</u> on page 95
- <u>create power ground nets</u> on page 96
- execute cpf on page 98
- <u>isolation cell</u> on page 99
- <u>isolation\_cell import</u> on page 100
- <u>isolation cell insert</u> on page 103
- <u>isolation cell remove</u> on page 105
- isolation\_rule define on page 108
- level shifter on page 112
- <u>level shifter check</u> on page 113
- level\_shifter import on page 115
- level shifter insert on page 117
- level shifter remove on page 120
- <u>level\_shifter update</u> on page 123
- read cpf on page 124
- reload cpf on page 125
- report isolation on page 126
- <u>report level\_shifter</u> on page 127

Multiple Supply Multiple Voltage

# check\_library

```
check_library
    [-isolation_cell] [-level_shifter_cell]
    [-retention_cell]
    [-library_domain library_domain_list]
    [-libcell libcell_list]
    [> file]
```

Allows you to check specific information in the loaded libraries with regards to level shifters, isolation cells, and state retention cells. The information returned can be fine tuned by combining several options.

Without any options specified, this command list the number of level shifters, isolation cells, and state retention cells available in each of the library domains. If no library domains exist, the report lists the library names instead.

### **Options and Arguments**

file

Specifies the name of the file to which to write out the library information.

-isolation\_cell

Returns two lists of library cells:

- A list of pure isolation cells with their isolation type
- A list of combo cells with for each cell
  - ☐ The isolation type
  - ☐ The voltage ranges that they support
  - □ Whether the combo cell can be used between a lower and higher voltage, or vice versa
  - The valid location for the cell

```
-level_shifter_cell
```

Returns a list of level shifter cells found in each of the library domains and specifies for each cell

- The supported input and output range
- Whether the level shifter can be used between a lower and higher voltage, or vice versa
- The valid location for the cell

September 2007 88 Product Version 7.1.2

Multiple Supply Multiple Voltage

-library\_domain\_library\_domain\_list

List the number of level shifters, isolation cells, and state retention cells available in each of the specified library domains.

-libcell libcell\_list

If not combined with any other option, indicates for each of the specified library cells to which library domain it belongs, whether it is a level shifter, isolation cell, retention cell, always on cell, and the function of the cell.

-state\_retention\_cell

Returns for each library domain the following information:

- A list of sequential elements that have no state-retention equivalent
- A list of state-retention cells available in that domain

## **Examples**

The following command requests a general check of the libraries that were loaded.

```
rc:/> check_library
______
 Library domain: lib_074v Domain index: 0
  Technology libraries: check_lib074VIso.lib 1.0.0
            check_lib074VLS.lib 1.0.0
  Operating conditions: BALANC_TREE (balanced_tree)
 Library domain: lib_120v
Domain index: 1
  Technology libraries: check_lib120VIso.lib 1.0.0
            check_lib120VLS.lib 1.0.0
  Operating conditions: BALANC_TREE (balanced_tree)
 Wireload mode:
                enclosed
______
______
Library Domain Total cells LS cell ISO cell Combo (LS+ISO) SR Flops
 lib_074v(0.74) 20 12 14 6
lib_120v(1.2) 11 3 10 2
                                            0
```

September 2007 89 Product Version 7.1.2

Multiple Supply Multiple Voltage

### The following command checks the libraries for isolation cells only.

rc:/> check\_library -isolation\_cell \_\_\_\_\_\_ Library domain: Domain index:  $lib_074v$ Technology libraries: check\_lib074VIso.lib 1.0.0 check\_lib074VLS.lib 1.0.0 Operating conditions: BALANC\_TREE (balanced\_tree) Library domain: lib\_120v Domain index: Technology libraries: check\_lib120VIso.lib 1.0.0 check\_lib120VLS.lib 1.0.0 Operating conditions: BALANC\_TREE (balanced\_tree) Wireload mode: enclosed \_\_\_\_\_\_ Pure isolation cells \_\_\_\_\_\_ Library Domain Isolation Type Isolation cells lib\_074v enable\_high\_out\_high TG70R2XCPPP TG7OR2XHPPP TG7OR2XLPPP TG7OR2XNPPP TG7AND2XCPPP TG7AND2XHPPP TG7AND2XLPPP TG7AND2XNPPP lib\_120v enable\_high\_out\_high TJ7OR2XCPPP TJ70R2XHPPP TJ7OR2XLPPP TJ70R2XNPPP TJ7AND2XCPPP TJ7AND2XHPPP TJ7AND2XLPPP TJ7AND2XNPPP

Combo cells

| Library<br>Domain | Isolation<br>type                          | Combo<br>cell                       | =======<br>Input<br>Range(V)    | Output<br>Range(V)               | Direction          | Location       |
|-------------------|--------------------------------------------|-------------------------------------|---------------------------------|----------------------------------|--------------------|----------------|
| lib_074v          | enable_high_out_high                       | TG7BH1XH                            | 0.74-0.74<br>0.74-0.74          | 1.2-1.2<br>1.2-1.2               | up<br>up           | to<br>to       |
|                   | enable_low_out_low                         | TG71CLXH TG71CLXL TG7PPPAD TG7PPPAD | 1.2-1.2<br>1.2-1.2<br>0.74-0.74 | 0.74-0.74<br>0.74-0.7<br>1.2-1.2 | down<br>down<br>up | to<br>to<br>to |
| lib_120v          | enable_high_out_high<br>enable_low_out_low |                                     | 0.9-0.9<br>0.9-0.9              | 1.2-1.2 1.2-1.2                  | up<br>up<br>up     | to<br>to       |

**Note:** Cell names in the Combo cell column were abbreviated for documentation purposes to fit the report. The cell names are not abbreviated by the tool.

Multiple Supply Multiple Voltage

The following command checks the libraries for level shifters cells in library domain lib\_120v.

rc:/> check library -level shifter cell -library domain lib 120v 

Library domain: lib\_074v Domain index:

Technology libraries: check\_lib074VIso.lib 1.0.0 check\_lib074VLS.lib 1.0.0

Operating conditions: BALANC\_TREE (balanced\_tree)

Library domain: lib\_120v Domain index: 1

Technology libraries: check\_lib120VIso.lib 1.0.0 check\_lib120VLS.lib 1.0.0

Operating conditions: BALANC\_TREE (balanced\_tree)

Wireload mode: enclosed

\_\_\_\_\_\_

Level shifter report 

| Library<br>Domain | Level shifter<br>cell | Input<br>Range(V) | Output<br>Range(V) | Direction | Location |
|-------------------|-----------------------|-------------------|--------------------|-----------|----------|
| lib_120v          | NewTJ7LSHLAL1CLXC     | 1.1-1.1           | 1.2-1.2            | up        | to       |
|                   | NewTJ7LSHLALENL1CLXH  | 0.9-0.9           | 1.2-1.2            | up        | to       |
|                   | NewTJ7LSLHAHEBH1XH    | 0.9-0.9           | 1.2-1.2            | up        | to       |

The following command checks the function of library cell LSHLL1CLXL.

rc:/> check\_library -libcell LSHLL1CLXL

| Library<br>domain | Libcell    |      | =======<br>Isolation<br>er cell | Retention<br>flop | ======<br>Always<br>ON | Function  |
|-------------------|------------|------|---------------------------------|-------------------|------------------------|-----------|
| lib_074v          | LSHLL1CLXL | true | true                            | false             | false                  | Y = A * B |

Multiple Supply Multiple Voltage

The following command checks the level shifter characteristics of the specified cell.

rc:/> check\_library -libcell LSHLL1CLXL -level\_shifter\_cell \_\_\_\_\_\_ Library domain: lib\_074v Domain index: 0 Technology libraries: check\_lib074VIso.lib 1.0.0

check\_lib074VLS.lib 1.0.0 Operating conditions: BALANC\_TREE (balanced\_tree)

Library domain: lib\_120v Domain index: 1

Technology libraries: check\_lib120VIso.lib 1.0.0 check lib120VLS.lib 1.0.0

Operating conditions: BALANC TREE (balanced tree)

Wireload mode: enclosed

\_\_\_\_\_\_

Level shifter report 

\_\_\_\_\_\_ \_\_\_\_\_ lib\_074v LSHLL1CLXL 1.2-1.2 0.74-0.74 down

September 2007 92 Product Version 7.1.2

Multiple Supply Multiple Voltage

■ The following command checks the libraries for state retention cells. The report distinguishes between flip-flops and latches. In the example below the library has no latches.

| rc:/> check_library -retention_cell |                                                                                                    |                |                                                                              |          |          |                                                    |
|-------------------------------------|----------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------------|----------|----------|----------------------------------------------------|
|                                     | ============                                                                                       |                |                                                                              |          |          |                                                    |
| Flops without c                     | orresponding state-ret                                                                             | ention         | n flops                                                                      |          |          |                                                    |
| =======<br>Library Domain           | =======================================                                                            | =====          | Flops                                                                        | -=====   | ======   |                                                    |
| 110_lib                             | HD65_LS_DFPHQNX5<br>HD65_LS_SDFPHQNX10                                                             | HD65_<br>HD65_ | _LS_DFPRQNX10<br>_LS_SDFPSQNX20                                              | HD65_LS_ | SDFNRX5  |                                                    |
| Usable state-re                     | tention flops                                                                                      |                |                                                                              |          |          |                                                    |
|                                     |                                                                                                    | =====          |                                                                              | -======  | ======   | ========                                           |
| Library Domain                      |                                                                                                    |                | Flops                                                                        |          |          |                                                    |
| 090_lib<br>110_lib                  | HD65_LS_SDFNRX10_SRPC<br>HD65_LS_SDFPHQNX10_SRPC<br>HD65_LS_SDFPQX10_SRPC<br>HD65_LS_SDFPRSQX10_SR | } H            | HD65_LS_SDFNRX5_<br>HD65_LS_SDFPHQX1<br>HD65_LS_SDFPRQNX<br>HD65_LS_SDFPSQNX | K10_SRPG | HD65_LS_ | SDFPQNX10_SRPG<br>SDFPRQX10_SRPG<br>SDFPSQX10_SRPG |
| Latches without                     | corresponding state-                                                                               | etenti         | on latches                                                                   |          |          |                                                    |
| Library Domain                      |                                                                                                    |                | Latches                                                                      |          |          |                                                    |
|                                     |                                                                                                    |                |                                                                              |          |          |                                                    |
| Usable state-re                     | tention latches                                                                                    |                |                                                                              |          |          |                                                    |
| Library Domain                      |                                                                                                    |                | Latches                                                                      |          |          |                                                    |
|                                     |                                                                                                    |                |                                                                              |          |          |                                                    |

September 2007 93 Product Version 7.1.2

Multiple Supply Multiple Voltage

# create\_library\_domain

```
create_library_domain domain_list
```

Creates the specified library domains. To use dedicated libraries with portions of the design, you must use this command before you read in any libraries for the specified library domains. The command returns the directory path to the library domains that it creates.

You can find the objects created by the create\_library\_domain command in:

```
/libraries/library_domains
```

**Note:** There is no limitation on the number of library domains you can create.

### **Options and Arguments**

domain\_list Specifies the names of the library domains to be created.

Specify the library domains as a Tcl list.

## **Examples**

The following example creates three library domains:

```
rc:/> create_library_domain {dom_1 dom_2 dom_3}
/libraries/library_domains/dom_1 /libraries/library_domains/dom_2 /libraries/
library_domains/dom_3
```

#### **Related Information**

Create Library Domains in Low Power in Encounter RTL Compiler.

Related attribute: <u>library</u>

September 2007 94 Product Version 7.1.2

Multiple Supply Multiple Voltage

# create\_power\_domain

```
create_power_domain
  [-design design]
  -name domain_list
```

Creates the specified power domains. You can only use this command after you read in a design. The command returns the directory path to the power domains that it creates.

You can find the objects created by the create\_power\_domain command in:

/designs/design/power/power\_domains/

# **Options and Arguments**

-design design Specifies the name of the design for which you want to create power domains.

-name domain\_list Specifies the names of the power domains to be created.

Specify the power domains as a Tcl list.

## **Examples**

■ The following command creates two power domains:

```
rc:/> create_power_domain -name {pdom_1 pdom_2} -design top
/designs/top/power/power_domains/pdom_1
/designs/top/power/power domains/pdom_2
```

#### **Related Information**

Create Power Domains in Low Power in Encounter RTL Compiler.

Multiple Supply Multiple Voltage

# create\_power\_ground\_nets

```
create_power_ground_nets
    -name net_list [-power|-ground]
    -domain power_domain
    [-internal] [-rail connection string]
```

Declares a list of power or ground nets in the specified power domain.

The command adds the specified nets to the power\_nets or ground\_nets directory in the design hierarchy for the specified power domain:

```
/designs/design/power/power_domains/power_domain/ground_nets
/designs/design/power/power_domains/power_domain/power_nets
```

**Note:** You can remove the power and ground nets using the rm command.

## **Options and Arguments**

-domain power\_domain

Specifies the domain for which the power or ground nets are

declared.

-internal Specifies that the nets have no connection to any I/O ports or

pads.

-name net\_list Specifies a list of power or ground nets that belong to the

specified power domain. Specify a unique net name.

**Note:** A power net and ground net within the same domain

cannot have the same name.

-rail\_connection string

Specifies the name of the power supply to which the net(s) must be connected.

The power supply name must correspond to the value of a power\_rail attribute (or default\_power\_rail attribute) in the power\_supply group of one of the libraries for this power domain.

You can also verify if the specified string appears in the value of the power\_rails attribute of one of the libraries for this power domain.

September 2007 96 Product Version 7.1.2

Multiple Supply Multiple Voltage

## **Examples**

■ The following command declares pNet1 and pNet2 as power nets for power domain domain1.

```
create_power_ground_nets -name {pNet1 pNet2} -domain domain1 -power
```

As a result, the power\_nets directory under directory domain1 is populated with:

```
/designs/test/power/power_domains/domain1/power_nets/pNet1
/designs/test/power/power_domains/domain1/power_nets/pNet2
```

■ The following command declares that net net1 is an internal power net in power domain d1, and is connected to power supply VDD.

```
create_power_ground_nets -name net1 -domain d1 -power -internal
-rail connection VDD
```

#### **Related Information**

Sets these attributes: <u>internal</u>

rail connection

Related attribute: <u>power\_rails</u>

September 2007 97 Product Version 7.1.2

Multiple Supply Multiple Voltage

# execute\_cpf

```
execute_cpf
    [-level_shifter_only]
    [-isolation_only]
```

Inserts level-shifter logic and isolation logic as requested based on the rules specified in previously read in CPF file(s). If specified without any options, both level-shifter logic and isolation logic are inserted.

## **Options and Arguments**

CPF file(s).

#### **Related Information**

Using CPF for Multiple Supply Voltage Designs in Low Power in Encounter RTL Compiler

<u>Using CPF for Designs Using Power Shutoff Methodology in Low Power in Encounter RTL Compiler</u>

Related commands: read cpf on page 124

reload\_cpf on page 125

Multiple Supply Multiple Voltage

# isolation\_cell

```
isolation_cell {import | insert | remove}
```

Manipulates a netlist for isolation logic.

# **Options and Arguments**

import Processes isolation cells inserted by third-party tools to make

them recognizable as isolation cells in RTL Compiler.

insert Inserts isolation logic in a netlist.

remove Removes isolation logic from the netlist.

#### **Related Information**

Related commands: <u>isolation\_cell import</u> on page 100

isolation cell insert on page 103

isolation cell remove on page 105

Multiple Supply Multiple Voltage

# isolation\_cell import

isolation\_cell import [-module\_pattern string]

Processes the netlist to identify isolation cells. Isolation cells can be

- Inserted by third-party tools
- Added to the design (at the time of the design specification)

RTL Compiler identifies instances in the netlist as isolation cells in one of the following ways:

The instances are instances of library cells that are marked as isolation cells.

To be considered as an isolation cell, the library cell must have two input pins and one output pin and follow the <u>Isolation Cell Requirements</u> described in the <u>Library Guide for Encounter RTL Compiler</u>. Make sure that both the dont\_use and dont\_touch cell attributes are set to false in the library.

RTL Compiler creates a new hiearchical instance for each identified isolation cell. RTL Compiler uses the RC\_ISO\_HIER\_INST\_integer naming convention for the hierarchical instances, while it uses the RC\_ISO\_MOD\_integer naming convention for the corresponding subdesigns. In addition, it prefixes the data pin, enable pin and output pin names with RC\_ISO\_DATA, RC\_ISO\_ENABLE, and RC\_ISO\_OUT respectively.

■ You added a module description with *mapped* cells for the isolation logic in the netlist.

If the module is considered a proper module for isolation cell import, RTL Compiler changes the original module name to RC\_ISO\_MOD\_integer, and the corresponding instance name to RC\_ISO\_HIER\_INST\_integer. In addition, it prefixes the data pin, enable pin and output pin names with RC\_ISO\_DATA, RC\_ISO\_ENABLE, and RC\_ISO\_OUT respectively.

A proper module contains only valid isolation cell instances and cannot contain hierarchical instances. A module can contain a MUX type construct in RTL. For more information on this construct, see <u>Supported MUX Constructs</u>.

RTL Compiler further creates a separate subdesign for each instance of a module that fits the pattern.

RTL Compiler takes the same preserve actions for imported isolation cells as for inserted isolation cells. For more information, see <u>Preserve Actions</u> in *Low Power in Encounter RTL Compiler*.

Multiple Supply Multiple Voltage

## Supported MUX Constructs

The following module represents the RTL description of an isolation cell:

```
module iso(enable, data, out);
    input enable, data;
    output out;
    assign out = en ? data: 0;
endmodule
```

This module can be mapped to an AND type of isolation logic. Table <u>3-1</u> shows all supported constructs.

**Table 3-1 Supported Constructs** 

| RTL Construct                   | Isolation Logic Inferred   |
|---------------------------------|----------------------------|
| assign out = enable ? data : 0  | Enable: low, Output: low   |
| assign out = enable ? data : 1  | Enable: low, Output: high  |
| assign out = enable ? 0 : data; | Enable: high, Output: low  |
| assign out = enable ? 1 : data; | Enable: high, Output: high |

For a pure power shut off (PSO) flow, RTL Compiler replaces the construct with the appropriate isolation cell.

For an MSV design, RTL Compiler will use a combo cell (isolation and level shifter) where needed and will change the library domain of the module with the library domain of the combo cell. If no appropriate combo cell is found, RTL Compiler will look for the isolation cell in the library domain of the driver (from library domain) to ensure that if a level shifter is inserted later, it is inserted after the isolation cell.

# **Options and Arguments**

```
-module_pattern string
```

Specifies the names of modules that define isolation cells. You can use wildcards (\*) to specify a pattern of module names.

Multiple Supply Multiple Voltage

# **Example**

isolation import -module\_pattern mid2\*

This command will process the instances of all modules whose names start with mid2.

## **Related Information**

Affects this command: report isolation on page 325

Multiple Supply Multiple Voltage

## isolation\_cell insert

isolation cell insert

Inserts isolation logic in a generic or mapped netlist. Isolation cell instances are inserted according to the isolation rules defined between power domain pairs on the pins where isolation is desired. This command is executed on the entire design.

The command returns the number of isolation cell instances inserted.

**Note:** If you instructed to use (a) specific library cell(s) for an isolation rule (through the -cells option of the isolation\_rule define command), and no appropriate cells are found, no logic will be inserted for the pins associated with this rule.

The RC-LP engine can group isolation cells in hierarchical instances. To be grouped into the same hierarchical instance the isolation cells must satisfy *all* the following criteria:

- They must have a common from and to power domain.
- They must have the same enable driver.
- They must have the same cell type and belong to the same library domain.

A pure isolation cell cannot be merged with a *combo* cell (level shifter and isolation).

**Note:** Discrete isolation cells are not considered for merging.

- An isolation cell that has an inverter at its enable will only be merged with another isolation cell that also has an inverter at its enable.
- A newly inserted isolation cell is merged with an existing isolation cell if they have the same setting for the preserve attribute.

By default, the RC-LP engine sets the preserve attribute to size\_delete\_ok on the isolation logic-related subdesigns. However, if you instructed to use (a) specific library cell(s) for an isolation rule (through the -cells option of the isolation\_rule define command), the RC-LP engine sets the preserve attribute to delete\_ok on the corresponding isolation hierarchy.

By default, RTL Compiler uses the RC\_ISO\_HIER\_INST\_integer naming convention for the hierarchical instances, while it uses the RC\_ISO\_MOD\_integer naming convention for the corresponding subdesigns. In addition, it prefixes the data pin, enable pin and output pin names with RC\_ISO\_DATA, RC\_ISO\_ENABLE, and RC\_ISO\_OUT respectively.

**Note:** If you specified a prefix with an isolation rule, RTL Compiler uses that prefix instead of RC to name the subdesign and the corresponding hierarchical instance.

Multiple Supply Multiple Voltage

# **Related Information**

Affected by this command: <u>isolation rule define</u> on page 108

Affects this command: report isolation on page 325

Multiple Supply Multiple Voltage

## isolation\_cell remove

Removes hierarchical isolation cell instances from the design or the current hierarchical instance. When you combine options only those hierarchical isolation cell instances that meet all criteria are removed. The command returns the number of (hierarchical and leaf) isolation cell instances that were removed.

RTL Compiler can remove any isolation logic that was inserted by RTL Compiler.

If the isolation logic was *imported*, RTL Compiler can only remove the hierarchical instance if the following conditions are met:

- 1. The individual cells in the hierarchy are all
  - a. Mapped
  - **b.** Of the same type
    - Pure isolation cells
    - O Pure isolation cells with at most one inverter at their enable
    - O Combo cells that combine level shifting and isolation
    - O Discrete cells—AND or OR cells with or without an inverter at one of the inputs.
- 2. The enable, data and out pins of each leaf isolation cell contained in isolation hierarchy can be clearly distinguished.



This command does not remove any ports that were created during isolation logic insertion.

#### **Options and Arguments**

```
-from_power_domain power_domain_list
```

Removes all isolation cell instances whose drivers are output pins of instances in the specified power domains.

Multiple Supply Multiple Voltage

-hierarchical

Removes all isolation cell instances (that meet the from and to criteria) down the hierarchy starting from the current directory.

```
iso_hier_instance_list
```

Specifies the names of the hierarchical isolation cell instances to be removed.

```
-to_power_domain power_domain_list
```

Removes all isolation cell instances whose output pins are driving instances in the specified power domains.

## **Examples**

■ The following command removes all isolation cell instances that connect to the top-level of the design.

```
rc:/> isolation_cell remove -hier
Removing isolation cells from '/designs/top' ...
Status
=====
Number of isolation cell hierachical instances removed: 8
Isolation cells removed: 8
```

■ The following command removes all isolation cell instances driving instances in power domain p4.

```
rc:/> isolation_cell remove -to_power_domain p4
Removing isolation cells from '/designs/top' ...
Status
=====
Number of isolation cell hierachical instances removed: 3
Isolation cells removed: 3
3
```

The following command removes two specific isolation cell instances.

```
rc:/> isolation_cell remove {mux_10_14/RC_ISO_HIER_INST_23 \
mux_10_14/RC_ISO_HIER_INST_24}
Removing isolation cells from '/designs/top' ...
Status
=====
Number of isolation cell hierachical instances removed: 2
Isolation cells removed: 2
```

■ The following command removes isolation cell instances that are driven by instances in power domain p1 and that are driving instances in both power domains p2 and p4.

```
rc:/> isolation_cell remove -from_power_domain pl -to_power_domain {p2 p4}
Removing isolation cells from '/designs/top' ...
```

Multiple Supply Multiple Voltage

```
Status
=====
Number of isolation cell hierachical instances removed: 1
Isolation cells removed: 1
```

## **Related Information**

Related command: <u>isolation\_cell insert</u> on page 103

Multiple Supply Multiple Voltage

## isolation\_rule define

```
isolation_rule define [-name rule_name]
    -enable_driver {port | pin | subport}
    [-enable_polarity {active_low | active_high}]
    [-from_power_domain power_domain_list]
    [-to_power_domain power_domain_list]
    [-pins pin_list]
    [-location {from | to}]
    [-off_domain {from|to}]
    [-output_value {low | high | hold}]
    [-prefix string]
    [-cells cell list]
```

Defines an isolation rule. You can specify the signal that controls the isolation logic, the location of the isolation cell, and the output value of the isolation cell in isolation mode. The options specified will determine the type of isolation cell that can be inserted.

This command allows to specify which pins must be isolated. You can

- Specify all pins to be isolated with the -pins option
- Select only output pins in the power domains listed with the -from\_power\_domain option
- Select only input pins in the power domains listed with the -to\_power\_domain option
- Combine options to filter the set of pins:
  - Combine -pins and -from\_power\_domain options—only isolates those pins in the specified list that are also output pins in a power domain listed with the -from power domain option
  - Combine -pins and -to\_power\_domain options—only isolates those pins in the specified list that are also input pins in a power domain listed with the -to\_power\_domain option
  - □ Combine -from\_power\_domain and -to\_power\_domain options—only isolates input pins that belong to a power domain listed with the -to\_power\_domain option but that are also driven by a signal coming from a power domain listed with the -from\_power\_domain option
  - Combine -pins, -from\_power\_domain and -to\_power\_domain options only isolates those input pins in the specified list that belong to a power domain listed with the -to\_power\_domain option but that are also driven by a signal coming from a power domain listed with the -from\_power\_domain option

Multiple Supply Multiple Voltage



Two rules cannot have pins in common. If you try to redefine a rule on a pin, the last definition will be used.

The command returns the directory path to the isolation rule that it creates.

You can find the objects created by the isolation\_rule define command in:

/designs/design/power/isolation\_rules



The isolation rule is only set on pins, ports, and subports at the time the rule is defined. If you change the netlist later, the isolation rules are not updated in the changed netlist.

### **Options and Arguments**

-cells cell\_list

Specifies the list of library cells to choose from for isolation logic insertion.

You can specify cells with two inputs and one output (pure isolation cells) or you can specify combo (isolation and level shifter) cells.

-enable\_driver {pin | port | subport}

Specifies the driver of the enable signal which controls when the isolation cells are in isolation mode. Specify a pin or port.

-enable\_polarity {active\_low | active\_high}

Specifies the polarity of the enable signal that controls when the isolation cells are in isolation mode.

Default: active\_high

-from\_power\_domain power\_domain\_list

Limits the pins to be considered for isolation to output pins in the specified power domains.

September 2007 109 Product Version 7.1.2

Multiple Supply Multiple Voltage

-location {from | to} Specifies the power domain to which the isolation logic must be added.

- from stores the isolation logic with the instances of the originating power domain
- to stores the isolation logic with the instances of the destination power domain

Default: to

-name name Specifies the name of the rule. Use a unique name.

Default: iso\_rule\_n

-off\_domain {from | to}

Specifies which power domain is powered down.

Default: from

-output\_value {low | high | hold}

Controls the value at the output of the isolation gates in isolation mode. The output can be high, low, or held to the value it had right before the enable signal is activated.

Default: low

-pins pin\_list

Specifies a list of pins, ports, or subports to be isolated. You can list input pins and output pins of power domains.

You can further limit the pins to be isolated using the -from\_power\_domain and -to\_power\_domain options.

-prefix string

Specifies the prefix to be used to name the isolation modules and hierarchical instances inserted according to the isolation rule.

Default: RC\_ISO

-to\_power\_domain power\_domain\_list

Limits the pins to be considered for isolation to input pins in the specified power domains.

September 2007 110 Product Version 7.1.2

Multiple Supply Multiple Voltage

# **Example**

■ The following example creates isolation rule 1r for pin out and uses pin en to control when the isolation cells are in isolation mode.

rc:/> isolation\_rule define -name 1r -pins out -enable\_driver en
/designs/top/power/isolation\_rules/1r

### **Related Information**

Affects this command: <u>isolation\_cell insert</u> on page 103

Sets these attributes: <u>enable\_driver</u>

enable polarity

isolation\_rule

**location** 

off domain

output value

pins

prefix

September 2007 111 Product Version 7.1.2

Multiple Supply Multiple Voltage

# level\_shifter

```
level_shifter
    {check | import | insert | remove | update}
```

Manipulates a netlist for level-shifter insertion.

### **Options and Arguments**

check Checks the level shifters in the netlist.

import Processes level shifters inserted by third-party tools to make

them recognizable as level shifters in RTL Compiler.

insert Inserts level shifters in a netlist.

remove Removes leaf or hierarchical level-shifter instances.

update Updates the level shifters.

### **Related Information**

Related commands: <u>level\_shifter check</u> on page 113

level shifter import on page 115

level shifter insert on page 117

level shifter remove on page 120

level shifter update on page 123

September 2007 112 Product Version 7.1.2

Multiple Supply Multiple Voltage

### level\_shifter check

level\_shifter check

Checks for level shifters that are invalid, places where level shifter are required, potential places where RTL Compiler ignores the level shifter insertion. It also reports the number of imported level-shifter instances.

Level shifters that were inserted by RTL Compiler can become invalid if

- The originating (from) domain and the destination (to) domain are the same
- The originating (from) domain and the destination (to) domain changed and the existing level shifter cell is defined for some other library domain pair
- The level shifter is driven by a constant
- The level shifter is driving a multiple fanout net and some of the loads are residing in different library domains
- The level shifter is driven by multiple drivers and some of the loads are residing in different library domains
- The level shifter is not defined in a level-shifter group.

This happens when the level-shifter group was removed after the level-shifter was inserted.

Level shifters that were imported are invalid if they do not satisfy the following requirements

- Is mapped to a combinational instance
- Contains only one or two inputs, and one output

If the instance contains two inputs, then

- One input is considered the enable pin. This pin must have a constant driver.
- One input is considered the data pin. This pin must be directly connected to a level-shifter hierarchy subport.

The output can be either dangling or must be connected to a level shifter hierarchy subport.

- Has no inverted input pin
- Has the functionality of a buffer, AND, or OR

Multiple Supply Multiple Voltage

RTL Compiler ignores the level-shifter insertion on a net if

- No level shifter is defined for a given library domain pair
- The net is driven by a constant driver
- The net is connected to a primary input or output
- The net is inside a clock gating hierarchy

### **Example**

```
rc:/> level shifter check
invalid level shifters
```

Number of level shifter instances to be removed: 0

pins require level shifter insertion 

| Pin                | From<br>domain | To<br>domain  |   |
|--------------------|----------------|---------------|---|
| a/c/subports_in/in | 0.7v           | 0.9v          |   |
| Number of level sh | ifter insta    | ances needed: | 1 |

pins ignored for level shifter insertion 

| Pin                                                               | domain | domain               | Reason                                                                     | _ |
|-------------------------------------------------------------------|--------|----------------------|----------------------------------------------------------------------------|---|
| <pre>a/b/subports_in/in a/g1/pins_in/in_0 a/g1/pins_in/in_1</pre> | 0.8v   | 0.8v<br>0.7v<br>0.7v | no level shifter defined no level shifter defined no level shifter defined | _ |

Number of pins ignored: 3

### **Related Information**

Related commands: level shifter import on page 115

level shifter insert on page 117

level\_shifter remove on page 120

September 2007 114 Product Version 7.1.2

Multiple Supply Multiple Voltage

### level\_shifter import

level\_shifter import [-module\_pattern string]

Processes the netlist to identify the level shifters. Level shifters can be

- Inserted by third-party tools
- Added to the design (at the time of the design specification)

RTL Compiler identifies instances in the netlist as level shifters in one of the following ways:

■ The instance is an instance of a libcell in one of the level shifter groups that was created by RTL Compiler when reading in the libraries.

Unless the leaf level shifter cells were already grouped in a separate hierarchy, RTL Compiler creates a new hiearchical instance for all instances of level shifter cells that are found in one hierarchy and that have common input and output voltages

RTL Compiler uses the RC\_LS\_HIER\_INST\_integer naming convention for hierarchical instances grouping level shifter cells, while it uses the RC\_LS\_MOD\_integer naming convention for the corresponding subdesigns.

RTL Compiler automatically sets the preserve attribute on the level-shifter subdesigns to size delete ok.

■ You added a module description with *mapped* cells for the level shifters in the netlist.

**Note:** RTL Compiler does not recognize a module with generic cells as a level shifter.

If the module instance is considered a proper level-shifter instance, RTL Compiler changes the original module name to RC\_LS\_MOD\_integer, and the corresponding instance name to RC\_LS\_HIER\_INST\_integer. If the module instance is not considered a proper level-shifter instance, RTL Compiler changes the original module name to RC\_LS\_MOD\_IMPORTED\_integer, and the corresponding instance name to RC\_LS\_HIER\_INST\_IMPORTED\_integer. Refer to the <a href="Level\_shifter\_check">level\_shifter\_check</a> command for more information on when a level shifter is considered proper.

RTL Compiler further creates a separate subdesign for each instance of a module that fits the pattern.

RTL Compiler automatically sets the preserve attribute on *proper* level shifter subdesigns to size\_delete\_ok, while it sets preserve attribute on the instances to delete\_ok.

RTL Compiler takes the same preserve actions on nets connected to imported level-shifters as on nets connected to inserted level-shifters. For more information, see <u>Preserve Actions</u> in *Low Power in Encounter RTL Compiler*.

Multiple Supply Multiple Voltage

Once RTL Compiler has identified the level shifters in the netlist based on one of the two import methods, the instances are renamed and they are listed in the report
level shifter.

### **Options and Arguments**

-module\_pattern string

Specifies the names of modules that define level shifters. You can use wildcards (\*) to specify a pattern of module names.

Important

The RC-LP engine considers all instances of the specified modules to be level shifter instances.

### **Example**

level\_shifter import -module\_pattern mid2\*

This command will process the instances of all modules whose names start with mid2.

### Related Information

Affects this command: report level shifter on page 328

Multiple Supply Multiple Voltage

### level\_shifter insert

```
level_shifter insert
    [-from_library_domain library_domain_list]
    [-to_library_domain library_domain_list]
    [-instance_from instance...]
    [-instance_to instance...]
    [-location {from | to}]
    [-dedicate_level_shifter libcell]
    [-prefix prefix] [-cpf_only]
```

Inserts a level-shifter on each signal that passes data from the originating (from) library domain to the destination (to) library domain, when a level-shifter cell for that library domain pair is available.

- If you specify a list of library domains for the originating (from) library domain and the destination (to) library domain, RTL Compiler inserts level shifters between instances of all those domain combinations when a level-shifter cell for that library domain pair is available.
- If no library domains are specified, RTL Compiler evaluates all library domain pairs and inserts level-shifter instances when a level-shifter cell for that library domain pair is available.

All level shifters that have a common from and to library domain are grouped in a hierarchical level-shifter instance.

**Note:** This command is always executed on the entire design.

RTL Compiler automatically sets the preserve attribute on the level-shifter subdesigns to size\_delete\_ok. If you use a dedicated library cell for level shifter insertion, RTL Compiler sets the preserve attribute value to delete\_ok on the level-shifter subdesigns.

## **Options and Arguments**

```
Inserts level shifters based on the specification in the CPF file.

If this option is not specified, level shifters are inserted based on the specified command options.
```

```
-dedicate_level_shifter libcell
```

Specifies the name of the library cell that can be used to bridge the specified library domains.

Multiple Supply Multiple Voltage

Currently, the tool supports buffers, and two input—one output AND and OR cells.

If this option is not specified, RTL Compiler uses the level-shifter cells from the level-shifter group that matches the specified library domains.

If no level-shifter group can be found that matches the originating and destination library domains, no level shifters are inserted.

-from\_library\_domain library\_domain\_list

Specifies the name(s) of the originating (or from) library domain(s).

-instance\_from instance\_list

Inserts level shifters whose input pin must be connected to

- a specified leaf instance
- an instance that is an immediate child of a specified hierarchical instance.

-instance\_to instance\_list

Inserts level shifters whose output pin must be connected to

- a specified leaf instance
- an instance that is an immediate child of a specified hierarchical instance.

-location {from | to }

Specifies where the hierarchical level-shifter instance must be stored in the design hierarchy:

 from stores the hierarchical level-shifter instance with the instances of the originating library domain

**Note:** In case of multiple-fanout nets that have loads reside in different library domains, the RC-LP engine can create additional ports.

■ to (default) stores the hierarchical level-shifter instance with the instances of the destination library domain

Multiple Supply Multiple Voltage

-prefix string

Specifies the prefix to be used to name the level shifter modules and hierarchical instances.

Default: RC LS

-to\_library\_domain library\_domain\_list

Specifies the name(s) of the destination (or to) library domain(s).

### **Examples**

The following example inserts level shifters on nets driven by instances in library domain 07v and driving instances in library domain 1v.

```
level_shifter insert -from_library_domain 07v -to_library_domain 1v \setminus -location to
```

■ The following example inserts level shifters between instances of all possible domains.

level\_shifter insert

■ The following example inserts level shifters on all nets driving instance m4 and requiring level shifters.

level shifter insert -instance to m4

### **Related Information**

Related commands: level shifter remove on page 120

report level shifter on page 127

Multiple Supply Multiple Voltage

### level\_shifter remove

Removes leaf or hierarchical level-shifter instances. Without any options specified, the command can remove level shifters from the design or the current hierarchical instance. The command returns the number of leaf level-shifter instances that were removed.

The RC-LP engine can remove invalid *imported* level shifters only if you specify the <code>-invalid\_only</code> option and the output of the imported level shifter is unconnected.



If the preserve attribute on a leaf level shifter or its module is set to true, or size\_ok, or map\_size\_ok, it will not be removed. It can only be removed if the preserve attribute was set to delete\_ok, size\_delete\_ok, or false.

# **Options and Arguments**

```
-from_library_domain library_domain

Removes all level shifters whose drivers are output pins of instances in the specified library domain.

-hierarchical Removes all level shifters down the hierarchy starting from the current directory.

instance Specifies the name of a leaf or hierarchical level-shifter instance to be removed.

-instance_from instance_list
```

Removes all level shifters whose input pin is connected to

- a specified leaf instance
- an instance that is an immediate child of a specified hierarchical instance.

Multiple Supply Multiple Voltage

```
-instance_to instance_list
```

Removes all level shifters whose output pin is connected to

- a specified leaf instance
- an instance that is an immediate child of a specified hierarchical instance.

```
-invalid_only
```

Removes only level shifters that have become invalid.

Refer to the <u>level shifter check</u> command for more information on why a level shifter can become invalid.

```
-to_library_domain library_domain
```

Removes all level shifters whose output pins are driving instances in the specified library domain.

### **Examples**

■ The following example removes all individual level shifters that connect to the top-level of the design.

■ The following example removes all individual level shifters in the design across the hierarchy.

■ The following example removes the level-shifter instance RC\_LS\_HIER\_INST\_56.

**Note:** You can find the list of hierarchical level-shifter instance names in a detailed hierarchical level-shifter report.

Multiple Supply Multiple Voltage

■ The following example removes all level shifters that have drivers in library domain 07v.

■ The following example removes all individual level shifters that connect to instance outa\_reg[6].

### **Related Information**

Related commands: <u>level\_shifter insert</u> on page 117

report level shifter on page 127

Multiple Supply Multiple Voltage

# level\_shifter update

level\_shifter update

Removes the invalid level shifters from the design, and inserts level shifters between any library domains for which you defined level-shifter groups. It also reports the number of imported level-shifter instances.

**Note:** If the default library domain is preserved, RTL Compiler will insert the level shifters in the originating (or from) library domain.

Refer to the <u>level shifter check</u> command for more information on why a level shifter becomes invalid.

**Note:** This command is always executed on the entire design.

### **Related Information**

Related commands: report level shifter on page 127

Multiple Supply Multiple Voltage

# read\_cpf

read\_cpf -library file [file]...

Reads the power intent for the design from the specified Common Power Format (CPF) file(s).

### **Options and Arguments**

file Specifies the name of the CPF file. The file can have any name,

suffix, or length.

-library Instructs to read in the libraries specified in the CPF file.

### **Related Information**

Using CPF for Multiple Supply Voltage Designs in Low Power in Encounter RTL Compiler

<u>Using CPF for Designs Using Power Shutoff Methodology in Low Power in Encounter RTL Compiler</u>

Related commands: <u>execute\_cpf</u> on page 98

reload\_cpf on page 125

Multiple Supply Multiple Voltage

# reload\_cpf

reload\_cpf [-design design]

Applies previously loaded constraints as needed to new design objects (ports/pins/nets/instances) that are created during synthesis.

### **Options and Arguments**

-design design Specifies the design for which you want to reapply the

previously loaded constraints.

If you omit this option, the constraints will be reapplied to the

current design.

### **Related Information**

Using CPF for Multiple Supply Voltage Designs in Low Power in Encounter RTL Compiler

<u>Using CPF for Designs Using Power Shutoff Methodology in Low Power in Encounter RTL Compiler</u>

Related commands: execute\_cpf on page 98

read cpf on page 124

Multiple Supply Multiple Voltage

| re | po | rt | iso | lati | on |
|----|----|----|-----|------|----|
|    |    |    |     |      |    |

For more information, refer to report isolation in Chapter 8, "Analysis and Report."

Multiple Supply Multiple Voltage

| report | level | _shifter |
|--------|-------|----------|
|        |       |          |

For more information, refer to report level shifter in Chapter 8, "Analysis and Report."

# Command Reference for Encounter RTL Compiler Multiple Supply Multiple Voltage

September 2007 128 Product Version 7.1.2

# **Chipware Developer**

- <u>cwd</u> on page 130
- <u>cwd check</u> on page 131
- <u>cwd create check</u> on page 135
- <u>cwd report\_check</u> on page 137
- hdl create on page 140
- hdl create binding on page 141
- hdl create component on page 143
- <u>hdl create implementation</u> on page 145
- hdl create library on page 147
- hdl create operator on page 148
- hdl create package on page 149
- hdl create parameter on page 151
- <u>hdl\_create pin</u> on page 153

Chipware Developer

### cwd

```
cwd {check | create_check | report_check}
```

Controls the ChipWare Developer (CWD) Linter in the ChipWare developer framework.

# **Options and Arguments**

check Invokes the CWD Linter.

create\_check Registers a check to the Linter.

report\_check Reports information about various check names and check

points.

### **Related Information**

Related commands: <u>cwd check</u> on page 131

<u>cwd create check</u> on page 135<u>cwd report check</u> on page 137

Chipware Developer

### cwd check

Exercises checking rules and summarizes the outcome in various degrees of verboseness. The cwd check command can run on one or more of any of the following hdl\_objects:

- hdl\_lib
- hdl\_oper
- hdl\_comp
- hdl bind
- hdl\_impl
- hdl\_param
- hdl pin
- hdl\_pack
- hdl\_arch

The RTL Compiler path to the hdl\_objects to be checked can either be an absolute path:

```
rc:/> cwd check /hdl_libraries/CW/components/CW_add
```

Or it can be a relative path with respect to the current working directory:

```
rc:/> cd /hdl_libraries/CW/components
rc:/> cwd check CW add
```

You can use wild cards for specifying multiple hdl\_objects:

```
rc:/> cwd check /hdl_libraries/CW/components/*add*
Of:
rc:/> cd /hdl_libraries/CW/components
rc:/> cwd check *add*
```

You can specify multiple directories at the same time:

```
rc:/> cwd check {/hdl_libraries/CW /hdl_libraries/DW02}
```

Chipware Developer

By default, cwd check checks all hdl\_objects underneath the specified set of hdl\_objects. That is, it traverses the directory tree hierarchically and exercises all checks of all hdl\_objects it traverses.

### **Options and Arguments**

-effort *string* 

Specifies the effort level. There are two effort levels: low and medium. The default effort level is low.

Low — CWD linter runs checking rules that are registered as low effort. That is, it runs those checking rules that do not require reading any HDL code (of synthesis models).

Medium — CWD linter runs checking rules that are registered as low and medium effort. That is, it runs those checking rules that may require parsing HDL code (of synthesis models) but do not require elaborating it.

With each medium effort level check, the CWD linter automatically loads the HDL code before performing the check. For example, a check at this effort level may look at the hdl\_arch of an hdl\_impl and examine ordering of pins and parameters.

file

Specifies the filename to store the output of the command.

```
hdl_lib | hdl_comp | hdl_pack | hdl_oper | hdl_arch | hdl_impl
| hdl_bind | hdl_param | hdl_pin
```

Specifies the hdl\_objects to check.

-quiet

Only reports error and warning messages, if any. This is the recommended verbosity level when CWD linting is part of a routine process without any error expectations.

```
-skip hdl_lib | hdl_comp | hdl_pack | hdl_oper | hdl_arch | hdl_impl | hdl_bind | hdl_param | hdl_pin
```

Specify one or more hdl\_objects to skip.

-summary

First reports error or warning messages, if any, and then produces a summary table of the pass/fail count of each checking rules exercised. This level of detail is the default verbosity level.

September 2007 132 Product Version 7.1.2

Chipware Developer

-verbose

Produces a detailed report. In addition to the information produced by the -summary option, it also reports the pass/fail status of each check process exercised on each hdl\_object.

### **Examples**

The following example runs checking rules on the CW libraries as well as all the other hdl\_objects under it. The CWD linter will run all default (low-effort) mode checking rules up to the severity specified by the information\_level attribute. A summary will be produced at the end.

rc:/> get\_attribute information\_level

| 1                                                  |        |        |
|----------------------------------------------------|--------|--------|
| rc:/> cwd check /hdl_libraries/CW                  |        |        |
| Check_name                                         | Passed | Failed |
|                                                    |        |        |
| component_location                                 | 146    | 0      |
| component_sim_model_location                       | 128    | 0      |
| component_syn_model_is_vhdl                        | 146    | 0      |
| <pre>implementation_legality_formula</pre>         | 147    | 0      |
| implementation_location                            | 147    | 0      |
| $\verb implementation_preelab_script_location  \\$ | 147    | 0      |
| non_builtin_implementation_location                | 147    | 0      |
| package_default_location                           | 1      | 0      |
| package_default_location_filesize                  | 1      | 0      |
| parameter_formula                                  | 472    | 0      |
| pin_bit_width                                      | 1136   | 0      |
| pin_parameter_in_bit_width                         | 1114   | 0      |
|                                                    |        |        |

■ The following example runs checking rules on all the hdl\_objects under parameters and produces a verbose report:

Chipware Developer

| parameter_ | _formula | 2 | 0 |
|------------|----------|---|---|

■ The following example will check the CW\_add component, but will skip checking its bindings and implementations:

```
rc:/> cd /hdl_libraries/CW/components/CW_add
rc:/> cwd check . -skip { /hdl_libraries/CW/components/CW_add/bindings/* \
    /hdl_libraries/CW/components/CW_add/implementations/* }
```

September 2007 134 Product Version 7.1.2

Chipware Developer

### cwd create\_check

```
cwd create_check {-check_name string} [-effort string]
    {-severity integer} {-description string}
    {-checklist string} [-force] [> file]
```

Registers user-defined checking rules for the CWD linter.

### **Options and Arguments**

-check\_name string

Specifies an unique name for a new checking rule.

-checklist string

Specifies, as a Tcl list of Tcl lists, checkpoint and Tcl proc pairs. The specification therefore would be in the form:

```
-checklist {{point_1 proc_1} {point_2 proc_2}}
```

Every sub-list has two elements. The first element is the name of a check point, defined by RTL Compiler. The second element is the name of a Tcl proc, defined by the user.

Each sub-list specifies a check proc that is to be called at a certain check point. This check proc will be executed every time the flow reaches this check point.

This Tcl list has one or more sub-lists. One checking rule can be associated with one or more check points.

The check procs may or may not be allowed to parse or elaborate the HDL code of the synthesis model, depending on the effort level of this checking rule.

The check procs may print out error, warning, or info messages.

Each check proc should return a string whose value is either PASS or FAIL.

-description string

Specifies a character string that concisely describes what this checking rule examines.

September 2007 135 Product Version 7.1.2

Chipware Developer

-effort *string* 

Specifies the effort level. There are two effort levels: low and medium. The default effort level is low.

Low — The check is not allowed to parse the HDL code of the synthesis models. It can check correctness, consistency, or completeness of the CWD registration, including availability of UNIX files referred to by the location and sim\_model attributes.

Medium — The check can read, load, and parse the HDL code of the synthesis models, but it cannot elaborate or synthesize the HDL code. When exercising such a checking rule, the HDL code is automatically loaded before checking is performed.

file

Specifies the filename to store the output of the command.

-force

Removes the existing checkname and adds the current specification. Alternatively, the same checkname will now correspond to the new definition.

-severity integer

Specifies the severity level of the message produced by this checking rule. The possible values (0 through 10) are the same as those for the information\_level attribute.

-severity 0: It is an error message to violate this rule

-severity 1: It is a warning message to violate this rule

-severity 2: It is a level 2 info message to violate this rule

Severity levels 3 through 10 are all info messages at their respective levels.

### **Example**

■ The following example defines the name of the check to be arch\_pin\_order. It is a medium effort level check: it has to be performed after the HDL code has been loaded. The severity of the check is 0, which means it is an error if this check fails. This checking rule is associated with two checkpoints, HDL\_ARCH\_PINS\_SCANNED and HDL\_COMP\_PINS\_SCANNED. At the HDL\_ARCH\_PINS\_SCANNED checkpoint, a Tcl proc named check\_arch\_pin\_order is to be called to perform this check. At the HDL\_COMP\_PINS\_SCANNED checkpoint, a Tcl proc named check component pin order is to be called to perform this check.

```
rc> cwd create_check -check_name "arch_pin_order" -effort "medium" \
    -severity 0 -description "Check Whether the order of pins specified \
    in the synthesis model is consistent with what is defined in the
    registration script"
    -checklist { {HDL_ARCH_PINS_SCANNED check_arch_pin_order} \
    {HDL_COMP_PINS_SCANNED check_component_pin_order} }
```

September 2007 136 Product Version 7.1.2

Chipware Developer

# cwd report\_check

```
cwd report_check [-checkpoint string] [-checkname string]
        [-max_width string] [> file]
```

Reports the registered checking rules. With each checking rule, it lists the:

- Name of the checking rule
- Checkpoint(s) the rule is associated with
- Check proc(s) attached to the associated checkpoint(s)
- Effort level of the rule
- Severity level of the rule
- Description string of the rule

**Note:** The -checkname and -checkpoint options cannot be both used simultaneously.

# **Options and Arguments**

| -checkname string  | Specifies, by name, a set of checking rules to report.                                                                                                                                                                                                                                                                                     |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -checkpoint string | This switch specifies a set of checkpoints to report.                                                                                                                                                                                                                                                                                      |
| -max_width string  | Limits the width of the columns in the table produced by this command. Limiting the width of a column to zero means removing that column from the table.                                                                                                                                                                                   |
|                    | This option takes a Tcl list of Tcl lists. Each sub-list represents a column in the table produced by this command. Each sub-list should have two elements: the first being name of the column (as seen in the report) and the second being an integer representing the maximum number of characters allowed for this column in the table. |
| file               | Specifies the filename to store the output of the command.                                                                                                                                                                                                                                                                                 |

September 2007 137 Product Version 7.1.2

Chipware Developer

### **Examples**

■ The following example reports details about the checking rule arch\_pin\_order, which uses two check procs to associate with two checkpoints.

```
Severity 4 {Déscription 20}}
This example reports details about the checking rule arch_pin_order, which uses
two check procs to associate with two checkpoints.
Check_name
           Checkpoint
                         Check_proc Eff Seve
                                                 Description
                                     ort rity
arch pin order HDL ARCH PIN ::cwd::arch pin med
                                            0 Check whether the
                                              order of pins
             S_SCANNED
                        _order::cwd_pro ium
                                               specified in the
                                              synthesis model is
             HDL_COMP_PIN ::cwd::componen
                                              consistent with
                                              what is defined in
             S_SCANNED
                        t_pin_order::ch
                        eck_proc
                                              the registration
```

The following example reports details about the checkpoint

```
HDL_OPER_BINDINGS_SCANNED:
```

```
operator_b HDL_OPER_BINDIN ::cwd::operator low 1 check that for every hdl_bindings  
k_proc defined for the hdl_operator there is at least one binding whose avoid attribute is set to false
```

September 2007 138 Product Version 7.1.2

Chipware Developer

■ The following example reports all checking rules that have been registered:

```
rc:/> cwd report_check -checkname {*}
```

■ This reports info about all checkpoints:

```
rc:/> cwd report_check -checkpoint {*}
```

■ The following example reports all checking rules whose checkname contains string "pin":

```
rc:/> cwd report_check -checkname {*pin*}
```

■ The following example reports information about the arch\_pin\_order and arch\_parameter\_order checking rules:

```
rc:/> cwd report_check -checkname {arch_pin_order arch_parameter_order}
```

Chipware Developer

### hdl\_create

Creates an HDL object for ChipWare developer.

### **Options and Arguments**

binding Creates a binding between a synthetic operator and a

ChipWare component.

component Creates a ChipWare component.

implementation Creates a synthesis model for a ChipWare component.

library Creates a synthetic library to hold ChipWare components,

bindings, and implementations.

operator Creates a synthetic operator.

package Creates a package in the Design Information Hierarchy to hold

the contents of a VHDL package.

parameter Creates a parameter for a synthetic ChipWare component

pin Creates an input/output/inout pin for a synthetic operator or

component

### **Related Information**

Related commands: <a href="https://hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create

hdl create component on page 143

hdl create implementation on page 145

hdl\_create library on page 147

hdl create operator on page 148

hdl create package on page 149

hdl\_create parameter on page 151

hdl create pin on page 153

Chipware Developer

# hdl\_create binding

Creates a binding between a synthetic operator and a synthetic module. A synthetic module is also known as a ChipWare component.



You can save run-time if you cd to the component name directory and issue the command instead of specifying the entire component pathname.

### **Options and Arguments**

| binding_name       | Specifies the name of the binding that will be created.              |
|--------------------|----------------------------------------------------------------------|
| hdl_comp   binding | s                                                                    |
|                    | Specifies the pathname of the component that holds this binding.     |
| -operator          | Specifies the synthetic operator that will be bound by this binding. |

### **Examples**

■ The following examples both create a binding named teagan1 for the MY\_MULT\_OP operator. However, the first example will save run-time over the second by cd'ing into the component name directory and issuing the command.

```
rc:/hdl_libraries/my_CW/components/my_CW_mult> hdl_create binding \
    teagan1 -operator MY_MULT_OP
rc:/hdl_libraries/my_CW/components/my_CW_mult/bindings> ls
./ teagan1
```

■ This example also creates a binding named teagan1. However, the command is issued from the root directory and therefore assumes a run-time penalty.

```
rc:/> hdl_create binding teagan1 -operator MY_MULT_OP \
    /hdl_libraries/my_CW/components/my_CW_mult
rc:/> ls /hdl_libraries/my_CW/components/my_CW_mult/bindings
./
```

Chipware Developer

### **Related Information**

Related commands: <u>hdl\_create component</u> on page 143

hdl create implementation on page 145

hdl create library on page 147

hdl create operator on page 148

hdl create package on page 149

hdl create parameter on page 151

hdl create pin on page 153

September 2007 142 Product Version 7.1.2

Chipware Developer

# hdl\_create component

```
hdl_create component component_name [hdl_lib | components]
```

Creates a ChipWare component.

### **Options and Arguments**

```
component_name Specifies the name of the component that will be created.

hdl_lib | components
```

Specifies the pathname of the library that holds this component.

### **Examples**

■ The following examples both create a component named CW\_sweet\_div. However, the first example will save run-time over the second by cd'ing into the components directory and issuing the command:

```
rc:/hdl_libraries/CW/components> hdl_create component CW_sweet_div
rc:/hdl_libraries/CW/components> ls
...
CW_sweet_div
```

■ This example also creates a component named CW\_sweet\_div. However, the command is issued from the root directory and therefore assumes a run-time penalty:

```
rc:/> hdl_create component CW_sweet_div /hdl_libraries/CW/
rc:/> ls /hdl_libraries/CW/components
...
CW_sweet_div
...
```

Chipware Developer

### **Related Information**

hdl create implementation on page 145

hdl create library on page 147

hdl create operator on page 148

hdl create package on page 149

hdl create parameter on page 151

hdl create pin on page 153

September 2007 144 Product Version 7.1.2

Chipware Developer

### hdl\_create implementation

```
hdl_create implementation implementation_name [-v1995 | -v2001 | -vhdl87 | -vhdl93] [hdl_comp | implementations]
```

Creates an implementation for a ChipWare component. All implementations created with this command have a default priority of 1. A ChipWare implementation is also known as an architecture of the component. You must specify a language version.

#### **Options and Arguments**

```
implementation_name
```

Specifies the name of the implementation that will be created.

```
hdl_comp | implementations
```

Specifies the pathname of the component that owns this implementation.

```
[-v1995 | -v2001 | -vhd187 | -vhd193]
```

Specifies the language version for the RTL code.

#### **Example**

■ Both of the following examples create the krystal implementation in VHDL 1993 format for the CW\_sweet\_div component. However, the first example will save run-time over the second by cd'ing into the component name directory and issuing the command:

```
rc:/hdl_libraries/CW/components/CW_sweet_div> hdl_create implementation \
    krystal -vhd193
rc:/hdl_libraries/CW/components/CW_sweet_div/implementations> ls
./ krystal
```

■ This example also creates an implementation named krystal for the same component. However, the command is issued from the root directory and therefore assumes a runtime penalty:

```
rc:/> hdl_create implementation krystal -vhd193 \
    /hdl_libraries/CW/components/CW_sweet_div
rc:/> ls /hdl_libraries/CW/components/CW_sweet_div/implementations/
./ krystal
```

Chipware Developer

#### **Related Information**

Affects this attribute: priority

Related commands: <a href="https://hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create

hdl create component on page 143

hdl create library on page 147

hdl create operator on page 148

hdl create package on page 149

hdl create parameter on page 151

Chipware Developer

### hdl\_create library

hdl\_create library library\_name

Creates an HDL library. An HDL library can be a library of ChipWare components, a library of synthetic operators, or a VHDL library.

#### **Options and Arguments**

1ibrary\_name Specifies the name of the library that will be created.

#### **Related Information**

Related commands: <a href="https://hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create

hdl create component on page 143

hdl create implementation on page 145

hdl create operator on page 148 hdl create package on page 149

hdl create parameter on page 151

Chipware Developer

#### hdl\_create operator

hdl\_create operator\_name [-signed | -unsigned]

Creates a synthetic operator. The default operator type is unsigned.

#### **Options and Arguments**

operator\_name Specifies the name of the synthetic operator that will be

created.

-signed Specifies the created operator to be a signed operator.

-unsigned Specifies the created operator to be an unsigned operator. This

is the default setting.

#### **Related Information**

Related commands: <a href="https://hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create

hdl create component on page 143

hdl\_create implementation on page 145

hdl create library on page 147

hdl create package on page 149

hdl\_create parameter on page 151

Chipware Developer

#### hdl\_create package

```
hdl_create package pkg_name -path path_to_pkg [hdl_lib | packages]
```

Registers a VHDL package in the ChipWare Developer framework. Packages that are not registered are deleted after elaboration. However, registered packages are never deleted and their information can be further considered during synthesis as opposed to just during elaboration.

Registered packages are in the same location within RTL Compiler as non-registered packages:

```
/hdl_libraries/library_name/packages/
```

#### **Options and Arguments**

```
Specifies the pathname of the library that holds this package.

-path
Specifies the UNIX pathname of the package to register.

pkg_name
Specifies the name of the package that will be created.
```

#### **Examples**

■ Both of the following examples create the numeric\_std package for the ieee library. However, the first example will save run-time over the second by cd'ing into the library name directory and issuing the command:

```
rc:/hdl_libraries/ieee/packages> hdl_create package numeric_std -path \
    /home/krystal/vhdl/packages/numeric_std.vhdl
rc:/hdl_libraries/ieee/packages> ls
./ numeric_std
```

This example also creates a package named numeric\_std for the same library. However, the command is issued from the root directory and therefore assumes a runtime penalty:

```
rc:/> hdl_create package numeric_std -path /home/krystal/vhdl/packages \
    /hdl_libraries/ieee/packages/numeric_std
rc:/> ls /hdl_libraries/ieee/packages/
./ numeric_std
```

Chipware Developer

#### **Related Information**

hdl create component on page 143

hdl\_create implementation on page 145

hdl create library on page 147

hdl create parameter on page 151

Chipware Developer

#### hdl\_create parameter

Creates a parameter for a ChipWare component. The created parameter will be a hdl\_param object type and located under ../component\_name/parameters. The default hdl\_parameter attribute value for parameters created with this command will be true. However, if the -hdl\_invisible option is specified, the default value becomes false.

#### **Options and Arguments**

| hdl_comp   parameters |                                                                                                                                                           |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                       | Specifies the pathname of the component that holds this parameter.                                                                                        |  |
| -hdl_invisible        | Specifies that the parameter cannot be accessed from the HDL. The value of the hdl_parameter attribute for this parameter becomes false with this option. |  |
| parameter_name        | Specifies the name of the parameter that will be created.                                                                                                 |  |

#### **Examples**

■ Both of the following examples create the WIDTH parameter for the CW\_sweet\_div component. However, the first example will save run-time over the second by cd'ing into the component name directory and issuing the command:

```
rc:/hdl_libraries/CW/components/CW_sweet_div> hdl_create parameter WIDTH
rc:/hdl_libraries/CW/components/CW_sweet_div/parameter> ls
./ WIDTH
```

■ This example also creates a parameter named WIDTH for the same component. However, the command is issued from the root directory and therefore assumes a runtime penalty:

```
rc:/> hdl_create parameter WIDTH /hdl_libraries/CW/components/CW_sweet_div
rc:/> ls /hdl_libraries/CW/components/CW_sweet_div/parameters/
./ WIDTH
```

Chipware Developer

#### **Related Information**

Affects this attribute: <a href="https://hdl.parameter">hdl parameter</a>

Related commands: <a href="https://hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create.binding.com/hdl.create

hdl create component on page 143

hdl\_create implementation on page 145

hdl create library on page 147

hdl create operator on page 148

hdl create package on page 149

Chipware Developer

#### hdl\_create pin

Creates a pin for either a ChipWare component or a synthetic operator. You must specify a pin direction.

#### **Options and Arguments**

| -inout          | Specifies that the created pin will be an bidirectional pin. |
|-----------------|--------------------------------------------------------------|
| -input          | Specifies that the created pin will be an input pin.         |
| -output         | Specifies that the created pin will be an output pin.        |
| pin_name        | Specifies the name of the pin that will be created.          |
| pins   hdl_oper | hdl_comp                                                     |

Specifies the pathname of the component or synthetic operator that holds the created pin.

#### **Examples**

■ Both of the following examples create the div\_in input pin for the CW\_sweet\_div component. However, the first example will save run-time over the second by cd'ing into the component name directory and issuing the command:

```
rc:/hdl_libraries/CW/components/CW_sweet_div> hdl_create pin -input div_in
rc:/hdl_libraries/CW/components/CW_sweet_div/pins/> ls
./ div in
```

■ This example also creates an input pin named div\_in for the same component. However, the command is issued from the root directory and therefore assumes a runtime penalty:

```
rc:/> hdl_create pin -input div_in
rc:/> ls /hdl_libraries/CW/components/CW_sweet_div/pins/
./ div in
```

Chipware Developer

#### **Related Information**

hdl create component on page 143

hdl\_create implementation on page 145

hdl create library on page 147

hdl create operator on page 148

hdl create package on page 149

hdl create parameter on page 151

## **Input and Output**

- encrypt on page 157
- export critical endpoints on page 159
- read cpf on page 161
- <u>read\_dfm</u> on page 162
- read def on page 164
- read dft abstract model on page 165
- <u>read\_encounter</u> on page 166
- read hdl on page 167
- read netlist on page 170
- <u>read saif</u> on page 172
- read sdc on page 173
- read spef on page 175
- <u>read\_tcf</u> on page 176
- read vcd on page 177
- write atpg on page 178
- write\_def on page 179
- write design on page 180
- write dft abstract model on page 181
- write do ccd on page 182
- write do clp on page 184
- write do lec on page 186
- write encounter on page 188

Input and Output

- write ets on page 191
- write forward saif on page 192
- write hdl on page 193
- write scandef on page 196
- write script on page 197
- write sdc on page 199
- write sdf on page 201
- write set load on page 204
- write tcf on page 205
- write template on page 206

Input and Output

#### encrypt

```
encrypt [-vlog] [-vhdl] [-pragma]
    input file name [> file]
```

Uses the NC Protect protection scheme to encrypt the specified HDL files. By default, the encrypted file is printed to standard out. If neither the -vlog nor the -vhdl option is specified, the -vlog option is used. To save the encrypted HDL file onto disk, use the redirection option. The encrypted file can then be loaded with the  $read_hdl$  command.

**Note:** You must specify the -vhdl option of the read\_hdl command if you load an encrypted VHDL file.

#### **Options and Arguments**

| file_name | Specifies the name constraints file to read.                                                  |
|-----------|-----------------------------------------------------------------------------------------------|
| -pragma   | Only the text between the protect begin and protect end NC Protect pragmas will be encrypted. |
| -vhdl     | Uses VHDL style comments for NC Protect pragmas.                                              |
| -vlog     | Uses Verilog style comments for NC Protect pragmas. This is the default option.               |

#### **Example**

■ The following example encrypts the ksable.vhdl VHDL file, with VHDL constructs, to a file named ksable\_encrypted.vhdl. The encrypted file is then loaded.

```
rc:/> encrypt -vhdl ksable.vhdl > ksable_encrypted.vhdl
rc:/> read_hdl -vhdl ksable_encrypted.vhdl
```

The following example illustrates Verilog code with Verilog style NC Protect pragmas. You must specify //pragma protect before specifying the beginning (//pragma protect begin) and ending (//pragma protect end) pragmas.

```
module secret_func (y, a, b);
    parameter w = 4;
    input [w-1:0] a, b;
    output [w-1:0] y;
// pragma protect
// pragma protect begin
    assign y = a & b;
// pragma protect end
endmodule
```

Input and Output

Specifying the -vlog and -pragma options together will only encrypt the text between the pragmas. The following command encrypts the original verilog file (ori.v) that contained the NC Protect pragmas. The encrypted file is called enc.v.

```
rc:> encrypt -vlog -pragma org.v > enc.v
```

■ The following example illustrates VHDL code with VHDL style NC Protect pragmas. You must specify --pragma protect before specifying the beginning (--pragma protect begin) and ending (--pragma protect end) pragmas.

```
entity secret_func is
    generic (w : integer := 4);
    port ( y: out bit_vector (w-1 downto 0);
        a, b: in bit_vector (w-1 downto 0) );
end;

-- pragma protect
-- pragma protect begin
architecture rtl of secret_func is
begin
    y <= a and b;
end;
-- pragma protect end</pre>
```

Specifying the -vhdl and -pragma options together will only encrypt the text between the pragmas. The following command encrypts the original VHDL file (ori.vhdl) that contained the NC Protect pragmas. The encrypted file is called enc.vhdl:

```
rc:/> encrypt -vhdl -pragma org.vhdl > enc.vhdl
```

Input and Output

## export\_critical\_endpoints

```
export_critical_endpoints [-verbose] {-rc_file string}
    {-fe_file string} [-no_group]
    [-percentage_of_endpoints integer]
    [-no_of_bins integer] [-group]
    [-percentage_difference integer][-rtl]
    [-design string] [> file]
```

Generates a path adjust file, which allows synthesis to provide better timing closure results to Encounter.

For more information on export\_critical\_endpoints command and how it relates to the Path Adjust flow, refer to the <u>Path Adjust Flows</u> chapter in the <u>Encounter RTL Compiler</u> Synthesis Flows guide.

#### **Options and Arguments**

| -design <i>string</i>            | Specifies the module name.                                                                                    |
|----------------------------------|---------------------------------------------------------------------------------------------------------------|
| -fe_file string                  | Specifies the First Encounter (FE) slack report that you want to compare.                                     |
| file                             | Specifies the name of the file to write the report.                                                           |
| -group                           | Groups endpoints into bins for path_adjust (Default).                                                         |
| -no_group                        | Specifies to not group the endpoints into bins for path adjust.                                               |
| -no_of_bins integer              |                                                                                                               |
|                                  | Specifies the number of bins to group the endpoints for compression.                                          |
|                                  | Default:10 bins each for tighten and relax                                                                    |
| -percentage_difference integer   |                                                                                                               |
|                                  | Specifies the percentage difference between the endpoints to be path adjusted (with the path_adjust command). |
|                                  | Default: 70%                                                                                                  |
| -percentage_of_endpoints integer |                                                                                                               |
|                                  | Specifies the percentage of endpoints to be constrained or relaxed.                                           |

September 2007 159 Product Version 7.1.2

Default: 20%

Input and Output

-rc\_file string Specifies the RTL Compiler endpoint report that you want to

compare.

-rtl Writes a path adjust file that can be applied on the RTL.

-verbose Specifies a verbose report.

# Command Reference for Encounter RTL Compiler Input and Output

| f |
|---|
|   |

Refer to read cpf in Chapter 3, "Multiple Supply Multiple Voltage."

Input and Output

#### read\_dfm

```
read_dfm coefficients_filename
```

Loads the coefficients file. You can only load one file at a time. After the coefficients file is loaded, RTL Compiler will annotate the defect probability of any matching cells between the coefficients file and the timing library.

#### **Options and Arguments**

```
coefficients_filename
```

Specifies the name of the coefficients file.

#### **Example**

A DFM file is described in XML format. The following example shows what a DFM file might look like:

```
<?xml version="1.0"?>
<yield file>
<title> file with probabilities of failure of each library cell </title>
<cell_probability>
  <cell> inv1
                 0.000000026309750 </instance>
    <systematic> 0.0000000000000 </systematic>
  </cell>
  <cell> fflopd
    <instance>
                0.000000153055338 </instance>
    <systematic> 0.0000000000000 </systematic>
  </cell>
  <cell> nand2
    <instance>
                0.000000044800000 </instance>
    <systematic> 0.0000000000000 </systematic>
  </cell>
</cell_probability>
```

Input and Output

</yield\_file>

■ The following example loads two coefficient files:

rc:/> read\_dfm penny.dfm
rc:/> read\_dfm flame.dfm

Input and Output

#### read\_def

read\_def def\_file

Loads the specified DEF file. RTL Compiler will perform a consistency check between the DEF and the Verilog netlist and issue relevant messages if necessary. The DEF file must define the die size. A warning message will be issued for any components that lie outside the die area. For better synthesis results, you should also have the pin, macro locations, and standard cell placement specified in the DEF, although it is not required.

RTL Compiler supports DEF 5.3 and above.

#### **Options and Arguments**

def\_file

Specifies the DEF file.

#### **Example**

■ The following example loads the sierra.def DEF file:

rc:/> read def sierra.def

Input and Output

## read\_dft\_abstract\_model

Refer to read dft abstract model in Chapter 9, "Design for Test."

Input and Output

#### read encounter

```
read_encounter config configuration_file
```

Reads an Encounter configuration file into RTL Compiler. An Encounter configuration file is an ASCII file that contains Tcl variables that describe information such as the netlist or RTL, technology libraries, LEF information, constraints, and capacitance tables. Encounter configuration files have the .config extension.

After the file is loaded, the constraints and attributes specified in the configuration file will automatically be set. Hence, the design will be ready for synthesis or optimization or both.

#### **Options and Arguments**

configuration\_file Specifies the configuration file to load.

#### **Examples**

Since the configuration file contains information such as technology libraries, HDL files, and constraints, the read\_encounter command should be used at the beginning of a synthesis session. After the configuration file is loaded, you can immediately synthesize or optimize the design. The following example loads the fast.config configuration file, then synthesizes the design to gates.

```
rc:/> read_encounter config fast.config
rc:/> synthesize -to_mapped
...
```

#### **Related Information**

Related commands: write\_encounter on page 188

Input and Output

#### read\_hdl

```
read_hdl [-v1995 | -v2001 | -sv | -vhdl]
     [-library library_name]
     [-top top_module_name]
     [-define macro=value] file_list
     [-netlist]
     [-generic]
```

Loads one or more HDL files in the order given into memory. Files containing macro definitions should be loaded before the macros are used. Otherwise, there are no ordering of constraints.

If you do not specify either the -v1995, -v2001, -sv or the -vhdl option, the default language format is that specified by the hdl language attribute. The default value for the hdl language attribute is -v1995.

The HDL files can contain structural code for combining lower level modules, behavioral design specifications, or RTL implementations.

You can automatically read in or write out a compressed HDL file in gzip format. For example:

```
read_hdl sample.v.gz
write hdl -q sample.v.gz
```

**Note:** RTL Compiler passes RTL blocks unmodified during the design flow. This means that they will not be mapped after using synthesize -to\_mapped and will appear in the generated code in the same form as when they were loaded.

When you load a parameterized Verilog module or VHDL architecture, each parameter in the module or architecture will identified as a hdl\_param object and located under .../architecture\_name/parameters. The default hdl\_parameter attribute value for these parameters will be true.

Use the  $\underline{rc}$  -E -f <your script> command to specify that RTL Compiler automatically quit if a script error is detected when reading in HDL files instead of holding at the rc> prompt.

#### **Options and Arguments**

-define macro=value Defines a Verilog macro with the specified value, which is equivalent to the 'define macro value.

September 2007 167 Product Version 7.1.2

Input and Output

file\_list Specifies the name of the HDL files to load. If several files must be loaded, specify them in a string.

> The host directory where the HDL files are looked for is specified via the hdl\_search\_path root attribute.

Generates an unoptimized generic logic implementation of -generic

the design that uses the generic logic gates specified within the Verilog language. Any parts of the design that are mapped will be unmapped without affecting the design in memory.

After using the synthesize command, you cannot recover the version of the design that was generated using the -generic option prior to synthesis.

-library library\_name

Specifies the VHDL library. Use this option only with the -vhdl option.

**Note:** You can type -lib or -library.

Reads structural input files when parts of the input design is in -netlist

> the form of a structural netlist. You can read partially structural files provided the structural part of the input design is in the form of structural Verilog-1995 constructs and is contained in

separate files from the non-structural (RTL) input.

See Reading a Partially Structural Design in *Using* 

Encounter RTL Compiler for detailed information on using

the -netlist option to read and elaborate a partially

structural design.

-sv Specifies that the HDL files conform to SystemVerilog 3.1.a.

-top top\_module\_name

Specifies the top-level structural Verilog module to be read and elaborated. This option is not required with a partial

structural design.

-v1995 Specifies that the HDL files conform to Verilog-1995.

Specifies that the HDL files conform to Verilog-2001.

Specifies that the HDL files are VHDL files. The

hdl\_vhdl\_read\_version root attribute value specifies the

standard to which the VHDL files conform.

Default: VHDL-1993

September 2007 168 Product Version 7.1.2

-v2001

-vhdl

Input and Output

#### **Examples**

■ The following example loads a single example1.v file:

```
rc:/> read_hdl example1.v
```

■ The following example first loads the example1.v file, then the example2.v file:

```
rc:/> read_hdl {example1.v example2.v}
```

■ The following example specifies Verilog macros using the-define macro=value option with the read\_hdl command. For example:

```
rc:/> read_hdl -define macro=value verilog_filenames
```

The following example specifies the vhdl library:

```
read_hdl -vhdl -lib lib1 test1.vhdl
```

■ The following examples read structural Verilog files when the design includes behavioral (VHDL or Verilog) files:

```
read_hdl file1_bhv.vhdl
read_hdl file2_bhv.v
read_hdl -netlist file3_str.v
elaborate
```

■ The following example writes out the design as generic logic regardless of its current mapped state:

```
rc:/> write hdl -generic > design rtl.v
```

#### **Related Information**

For detailed information on using the <code>-netlist</code> option for reading and elaborating a partially structural design, see <u>Reading a Partially Structural Design</u> in *Using Encounter RTL Compiler*.

Affects this command: <u>elaborate</u> on page 250

Related command: <u>read\_netlist</u>

Affects this attribute: <u>hdl\_parameter</u>

Affected by these attributes: <u>hdl search path</u>

hdl\_language

hdl preserve dangling output nets

Input and Output

#### read\_netlist

```
read_netlist [-top top_module_name]
     [-define macro=value] file list
```

Reads and elaborates a Verilog 1995 structural netlist when the design does not include behavioral (VHDL or Verilog) modules.

A structural Verilog file contains only structural Verilog-1995 constructs, such as module and gate instances, concurrent assignment statements, references to nets, bit-selects, part-selects, concatenations, and the unary ~ operator. Using the read\_hdl -netlist command uses less memory and runtime to load a structural file than the read\_hdl command.

Use the read\_netlist command to read and elaborate a design and create a generic netlist that is ready to be synthesized. You do *not* need to use the elaborate command

Use the <u>read hdl</u> -netlist command to read in a design that *includes* behavioral (VHDL or Verilog) files.

#### **Options and Arguments**

-define macro=value

Defines a Verilog macro with the specified *value*, which is

equivalent to the 'define macro value.

file\_list

Specifies the name of the HDL files to load. If several files

must be loaded, specify them in a string.

The host directory where the HDL files are looked for is specified via the hdl\_search\_path root attribute.

-top top\_module\_name

Specifies the top-level structural Verilog module to be read and elaborated.

If you do not specify this option and multiple top-level modules are found in the loaded netlist, the tool randomly selects one of them and deletes the remaining top-level modules.

September 2007 170 Product Version 7.1.2

Input and Output

#### **Related Information**

Reading and Elaborating a Structural Netlist Design and Reading a Partially Structural Design in Using Encounter RTL Compiler.

Related Commands: read\_hdl -netlist

Affected by these attributes: <a href="https://doi.org/10.1007/journal.org/">hdl preserve dangling output nets</a>

Input and Output

## read\_saif

Refer to read saif in Chapter 10, "Low Power Synthesis."

Input and Output

#### read sdc

Reads a constraints file in Synopsys Design Constraint (SDC) format into RTL Compiler. RTL Compiler creates a cost group for each clock defined in the file. It does not create false paths between these clocks.

The read\_sdc command also supports files that have been compressed with gzip (.gz extension).

You must first elaborate the design before you can read the design constraints.

If you use the read\_sdc command for loading a subset of timing constraints that includes native RTL Compiler commands, such as adding exceptions (path\_delays), the write\_sdc command will write these exceptions out in the SDC file.

After using the read\_sdc command, if you make hierarchy changes in RTL Compiler using the ungroup or group commands, and there are pin specific constraints, then the write\_sdc command will reflect the change in the hierarchy. For example, if you have constraints on the hierarchy pins you have ungrouped, then the constraints are moved to buffers (that are automatically inserted by RTL Compiler when ungrouping). The SDC file will have constraints reflecting these buffers.

#### **Unsupported Constraints**

Not all SDCs are supported. For those that are not supported, RTL Compiler will issue a warning message but store them for output for the write\_sdc command. RTL Compiler will only store the SDCs and not manipulate any data with them.

The following SDCs are not supported:

```
set_max_area
set_propagated_clock
set_scan_style
set_signal_type
set_test_methodology
set_wire_load_min_block_size
get_references
set_data_check
get_reference
set_connection_class
set_critical_range
```

Input and Output

set\_fix\_multiple\_port\_nets
set\_local\_link\_library

#### **Options and Arguments**

file Specifies the name constraints file to read.

-no\_compress Turns off advanced compression.

-mode mode\_name Reads mode specific constraints for a design.

-stop\_on\_errors Stops reading a file or script when an error is encountered.

#### **Related Information**

Applying Design Constraints in Using Encounter RTL Compiler

<u>Performing Multi-Mode Timing Analysis</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler

Affects this command: <u>synthesize</u> on page 256

create mode on page 210

Input and Output

## read\_spef

Reads the SPEF file and loads the resistance and grounded capacitors from the file. Gzip compressed files (.gz extension) can also be loaded. In RTL Compiler, the SPEF file is generated by Encounter.

### **Options and Arguments**

| -full_rc_mode   | Uses effective net capacitance to compute instance delays and uses SPICE to compute interconnect delays.                                                                                                       |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -max_fanout     | Any net with a fanout count greater than the specified value will not be annotated with the resistance and capacitance from the SPEF. Also, delay calculation will not be performed. The default value is1000. |
| -simple_rc_mode | Uses lumped net capacitance to compute instance delays and uses Elmore delay as interconnect delays.                                                                                                           |
| -virtual_buffer | Performs virtual buffering on all annotated nets. RTL Compiler will mark virtual buffers with a "V" instead of "@" in the timing report to highlight virtually buffered nets.                                  |
| spef_file       | Specifies the SPEF file.                                                                                                                                                                                       |

September 2007 175 Product Version 7.1.2

# Command Reference for Encounter RTL Compiler Input and Output

## read\_tcf

Refer to read tcf in Chapter 10, "Low Power Synthesis."

# Command Reference for Encounter RTL Compiler Input and Output

## read\_vcd

Refer to read vcd in Chapter 10, "Low Power Synthesis."

Input and Output

## write\_atpg

Refer to write atpg in Chapter 9, "Design for Test."

Input and Output

#### write\_def

Writes a floorplan, in DEF format, for the specified design. RTL Compiler does not store all the information from the original DEF (for example, VIAS, SLOTS, ROWS, TRACKS, etc.). However, the generated floorplan includes data from both the RTL Compiler session as well as the original imported DEF. The DEF does not contain the netlist information (net connectivity information) aside from the power/ground nets defined in the input DEF (SPECIALNETS section).

You can write out the DEF in gzip format by specifying the .gz extension when writing out the file.

#### **Options and Arguments**

| 7 '     | Specifies a particular design for which to write out the |
|---------|----------------------------------------------------------|
| design  | Shecities a narticular design for which to write out the |
| 4631411 |                                                          |

floorplan. Only one design can be specified at a time.

file Redirects the floorplan to the specified file.

-ignore\_groups Discards the instance groups that are defined in RC. These

come from the input DEF (GROUPS section). The output DEF

will have no GROUPS or REGIONS sections.

-ignore\_placed\_instances

Only writes preplaced instances (+ FIXED tag in the DEF) to the DEF. These are objects such as macros. Without this option, the output DEF will include all the instances that are preplaced or placed. Unplaced components will never be written to the DEF. This is all in the COMPONENTS section.

-scan\_chains Specifies that scan chain information should be included in

the floorplan.

September 2007 179 Product Version 7.1.2

Input and Output

## write\_design

```
write_design
    [-basename string] [-gzip_files] [-encounter] [design]
```

Generates all the files needed to reload the session in RTL Compiler (for example, .g, .v. and .tcl files). If you want to generate all the files that are need to loaded in both a RTL Compiler and Encounter session, use the -encounter option.

#### **Options and Arguments**

| -basename   | Specifies the path and basename for the generated files. |
|-------------|----------------------------------------------------------|
| design      | Specifies the top-level design in RTL Compiler.          |
| -encounter  | Generates the additional files needed for Encounter.     |
| -gzip_files | Compresses the generated files in gzip format.           |

#### **Example**

■ The following example writes both the RTL Compiler and Encounter files as well as specifies the path and basename to be bree/olson:

```
rc:/> write_design -encounter -basename bree/olson
unix> ls /home/test/bree
olson.conf
olson.g
olson.rc_setup.tcl
olson.v
olson.enc_setup.tcl
olson.mode
olson.sdc
```

Input and Output

# write\_dft\_abstract\_model

Refer to write dft abstract model in Chapter 9, "Design for Test."

Input and Output

# write\_do\_ccd

```
write_do_ccd {-validate | -generate}
    [-design string] [-logfile string]
    -netlist string [-slack integer] [-report string]
    -sdc string [> file]
```

Translates RTL Compiler settings to Conformal's Constraint Designer (CCD) commands for the *Validate* and *Generate* flows. In the *Validate* flow, by default the command compares the SDC to the RTL.

#### **Options and Arguments**

| -design <i>string</i> | Specifies the top-level design in RTL Compiler.                                                                                                                             |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| file                  | Redirects all the output to the specified file.                                                                                                                             |
| -logfile string       | Specifies the name of the CCD logfile.                                                                                                                                      |
| -netlist string       | Specifies the UNIX path to the netlist. This option compares the SDC to the specified netlist instead of the RTL.                                                           |
| -report string        | Specifies the name of the timing report file to be generated. The report will be in CCD format.                                                                             |
| -sdc string           | Specifies the list of SDC files.                                                                                                                                            |
| -slack integer        | Specifies the slack value in picoseconds. Only paths below this slack value will be used to generate the timing report. This option should be used with the -report option. |
| -validate   -generate |                                                                                                                                                                             |
|                       | The -validate option specifies the <i>Validate</i> flow, which                                                                                                              |

## Examples

■ The following command generates a dofile to validate SDCs in the specified SDC files. This is the *Validate* flow.

validates the constraints and false path exceptions.

The -generate option specifies the *Generate* flow, which generates additional false paths based on critical path

```
rc:/> write_do_ccd -logfile Logfile_Name -sdc SDC_files_list \
    -validate > Dofile_for_Validation
```

timing reports.

Input and Output

■ The following command generates a timing report for CCD. This is the *Generate* flow.:

```
rc:/> write_do_ccd -netlist UNIX_path_to_netlist -sdc SDC_file_list \
    -slack Slack_Number -report timing_report_name -logfile logfile_Name \
    -generate > <CCD Dofile>
```

#### **Related Information**

Interfacing with CCD in Interfacing Between RTL Compiler and Conformal

Input and Output

## write\_do\_clp

```
write_do_clp {-design string} {-netlist string}
    [-logfile string] [-env_var string]
    [-add_iso_cell string] [-clp_out_report string]
    [-ignore_ls_htol] [-no_exit] [-verbose]
    [-tmp_dir string>] [> file]
```

Writes the required dofile for Conformal Low Power (CLP). This command will issue an error and will not proceed if you have multiple Common Power Format (CPF) files.

## **Options and Arguments**

| -add_iso_cell   | Specifies the standard cells that CLP should recognize as isolation cells.                                                                                                          |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -clp_out_report | Writes the output of the report rule check Conformal LEC command to this specified file.                                                                                            |
| -design         | Specifies the top-level design in RTL Compiler.                                                                                                                                     |
| -env_var        | Specifies the names and values of UNIX environment variables to be used in the library, design, and logfile names in the generated dofile.                                          |
| file            | Redirects all the output to the specified file.                                                                                                                                     |
| -ignore_ls_htol | Indicates whether to ignore the high to low level shifter check. If this option is specified, the following CLP directive will be outputted in the dofile:                          |
|                 | set lowpower option -ignore_high_to_low                                                                                                                                             |
| -logfile        | Specifies the name of the CLP logfile.                                                                                                                                              |
| -netlist        | Specifies the UNIX path that contains the netlist containing all the design's low power features (for example, level shifters, isolation cells and SRPG flops). The default is RTL. |
| -no_exit        | Indicates whether to skip the exit command at end of dofile. If this option is specified, the following command will be omitted from the dofile:                                    |
|                 | exit -force                                                                                                                                                                         |

September 2007 184 Product Version 7.1.2

Input and Output

 $-\mbox{tmp\_dir } string$  Specifies the name of the directory to which the generated

files must be written. The filename will be of the form:

RC\_CLP\_design\_name\_out.do

Its contents will be CLP native commands.

-verbose Indicates whether the generated dofile will be verbose. If this

option is specified, the report rule check command should write out the intermediate dofile for CLP and then

include that file.

## **Example**

■ The following Conformal LEC commands is an example of a CLP dofile:

```
set log file log_file_name -replace
set lowpower option -netlist_style logical

read library -statetable -liberty bn65lplvt_121a/tcbn65lplvtwcl0d90d72.lib \
read design -verilog -sensitive netlist.v

read cpf file cpf_file_name

analyze power domain
rep rule check ISO* LSH* RET* -verbose
exit -force
```

Input and Output

## write\_do\_lec

```
write_do_lec [-top string]
    [-golden_design string] [-revised_design string]
    [-sim_lib string] [-sim_plus_liberty]
    [-logfile string] [-env_var string]
    [-hier] [-flat] [-no_exit]
    [-save_session string] [-tmp_dir string]
    [-verbose] [> file]
```

Translates RTL Compiler settings to Conformal LEC commands. See <u>Interfacing Between RTL Compiler and Conformal LEC</u> for detailed usage of this command. This command works with the Common Power Format (CPF) flow: if it detects a CPF file then it will output this information to the Conformal LEC dofile.

## **Options and Arguments**

| -top string            | Specifies the name of the top-level design in RTL Compiler.                                                                  |  |
|------------------------|------------------------------------------------------------------------------------------------------------------------------|--|
| -golden_design string  |                                                                                                                              |  |
|                        | Specifies the UNIX path to the alternative golden netlist.                                                                   |  |
| -revised_design stri   | ng                                                                                                                           |  |
|                        | Specifies the UNIX path to revised design.                                                                                   |  |
| -sim_lib string        | Specifies the simulation library in Verilog 1995.                                                                            |  |
| -sim_plus_liberty      | Specifies whether the simulation library is an addition to, or a replacement for, the synthesis library.                     |  |
| -logfile string        | Specifies the name of the Conformal LEC logfile.                                                                             |  |
| -env_var <i>string</i> | Specifies the names and values of UNIX environment variables to be used in library, design, and log filenames in the dofile. |  |
| -hier                  | Performs a hierarchical Conformal LEC comparison.                                                                            |  |
| -flat                  | Performs a flattened Conformal LEC comparison.                                                                               |  |
| -no_exit               | Ignores the exit command at the end of the dofile.                                                                           |  |
| -save_session string   |                                                                                                                              |  |
|                        | Specifies the filename to save the LEC session.                                                                              |  |
| -tmp_dir string        | Specifies the name of the directory to which the generated files must be written.                                            |  |

September 2007 186 Product Version 7.1.2

Input and Output

-verbose Generates a verbose dofile.

file Redirects all the output to the specified file.

#### **Related Information**

Introduction in Interfacing Between RTL Compiler and Conformal

Input and Output

## write\_encounter

```
write_encounter design [-basename string]
     [-gzip_files] [-reference_config_file config_file]
     [-ignore_scan_chains] [-ignore_msv]
     [-floorplan string] [-lef lef_files] [design]
```

Writes Encounter input files to a single directory. The generated files are all required Encounter input files and include the following files:

- Netlist (.v)
- Encounter configuration file (.conf),
- SDC constraints (.sdc)
- Tcl script (.enc\_setup.tcl)
- Mode file (.mode)
- Scan DEF file (.scan.def)
- MSV-related files (.msv.tcl, .msv.vsf)
- Multiple timing mode (.mmode.tcl)

The command also supports the Common Power Format (CPF) files by directly passing them to Encounter.

The .enc\_setup.tcl file can simultaneously load all the necessary Encounter data in an Encounter session. This eliminates the need to load each of the necessary files sequentially.

The .mode file contains all the Encounter setMode settings. For example, the file would contain the setAnalysisMode and setPlaceMode settings.

The full DEF file that is outputted is the exact same DEF file that was loaded or generated by predict\_qos. However, RTL Compiler generates the information for the Scan DEF file (.scan.def).

**Note:** The MSV (multiple supply voltage) library domain setup commands require Encounter version 4.2 or later. Multiple timing mode is supported in Encounter version 5.2 or later.

#### **Options and Arguments**

-basename string

Specifies the directory pathname and base filename for the output data. The default directory is ./rc\_enc\_des and the default filename without the extension is rc.

Input and Output

| design                             | Specifies a particular design for which to write out information. Only one design can be specified at a time.                                                                                                                                     |  |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| -floorplan string                  | Specifies the extension for the file containing the floorplan. The valid extensions are:                                                                                                                                                          |  |
|                                    | .def—DEF                                                                                                                                                                                                                                          |  |
|                                    | .pde—PDEF                                                                                                                                                                                                                                         |  |
|                                    | .fp—Encounter floorplan                                                                                                                                                                                                                           |  |
| -gzip_files                        | Compresses the netlist and constraints in $.gz$ format. The floorplan, if one was read, will be untouched. That is, if it was read in uncompressed, it will be outputted uncompressed and vice versa.                                             |  |
| -ignore_scan_chains                |                                                                                                                                                                                                                                                   |  |
|                                    | If specified, the scan DEF file will not be written and the scan reorder directives will not be included in the setup file.                                                                                                                       |  |
| -ignore_msv                        | If specified, the MSV setup file and the shifter table file will not<br>be written out. This option is useful if the library domains in<br>RTL Compiler are not being used for modeling power<br>domains.                                         |  |
| -lef <i>lef_files</i>              | Specifies a particular physical library or libraries to use. The physical libraries will have the .lef extension. The contents of the LEF library that was specified with the lef_library attribute will be used if this option is not specified. |  |
| -reference_config_file config_file |                                                                                                                                                                                                                                                   |  |
|                                    | Specifies a reference Encounter configuration file to use as a template for the generated configuration file.                                                                                                                                     |  |

#### **Examples**

■ The following example writes all the Encounter input files for the dani07 design to the directory TEAGAN. The basename for the files are specified to be hot.

```
rc:/> write_encounter design dani07 -basename TEAGAN/hot
unix> ls TEAGAN/
hot.conf hot.enc_setup.tcl hot.mode hot.sdc hot.v
```

■ The following example compresses the netlist and constraints with the -gzip\_files option:

Input and Output

```
rc:/> write_encounter design -gzip_files
unix> ls rc_enc_des
rc.conf rc.def rc.enc_setup.tcl rc.mode rc.sdc.gz rc.v.gz
```

#### **Related Information**

<u>Performing Multi-Mode Timing Analysis</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler

Export to Place and Route in The Multiple Supply Voltage Flow in Low Power in Encounter RTL Compiler.

Related commands: <u>create\_mode</u> on page 210

read encounter on page 166

Input and Output

## write\_ets

```
write_ets [-default] [-ocv] [-pre_include string]
        [-post_include string] [-netlist string]
        [-sdc string] [-sdf string] [-spef string]
        [> file]
```

Generates an Encounter Timing Synthesis (ETS) run script.

## **Options and Arguments**

| -default            | Generates a simple ETS run script. The script will contain the following ETS commands: read_lib, read_verilog, set_top_module, read_sdc, and report_timing.            |  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| file                | Redirects the output to the specified file.                                                                                                                            |  |
| -netlist string     | Specifies the UNIX path of the file containing the gate-level netlist.                                                                                                 |  |
| -ocv                | Adds an extra set_timing_derate command into the ETS run script. This option can only be specified with the -sdf option.                                               |  |
| -post_include stri  | ng                                                                                                                                                                     |  |
|                     | Specifies the UNIX path of the include file that contains ETS commands that need to be added after the report_timing command in the run file generated by write_ets.   |  |
| -pre_include string |                                                                                                                                                                        |  |
|                     | Specifies the UNIX path of the include file that contains ETS commands that need to be added before the report_timing command in the run file generated by write_ets.  |  |
| -sdc string         | Specifies the UNIX path of the SDC file.                                                                                                                               |  |
| -sdf <i>string</i>  | Specifies the UNIX path of the SDF file. If this option is specified, the read_sdf, set_analysis_mode, and set_op_cond commands will be added to the ETS run script.   |  |
| -spef <i>string</i> | Specifies the UNIX path of the SPEF file. If this option is specified, the read_spef, set_analysis_mode, and set_op_cond commands will be added to the ETS run script. |  |

September 2007 191 Product Version 7.1.2

Input and Output

# write\_forward\_saif

Refer to write forward saif in Chapter 10, "Low Power Synthesis."

Input and Output

## write\_hdl

```
write_hdl [-suffix string] {design|subdesign}...
     [-abstract] [-generic] [-depth integer]
     [-equation] [ > file]
```

Generates one of the following design implementations in Verilog format:

- A structural netlist using generic logic
- A structural netlist using mapped logic

You can automatically read in or write out a gzip compressed Verilog file. For example:

```
read_hdl sample.v.gz
write_hdl > sample.v.gz
```

## **Options and Arguments**

| -abstract          | Generates an empty top-level Verilog module definition of the specified design or subdesign that defines the I/O pins and bit-width for all top-level functional and scan-related ports in the design or subdesign. This empty module description is further referred to as <i>logic abstract model</i> . |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -depth integer     | Specifies the number of hierarchy levels to be written out, starting from the top level. A value of 0, writes out only the top-level module.                                                                                                                                                              |
|                    | Default: infinite                                                                                                                                                                                                                                                                                         |
| {design   subdesig | $\{n\}$                                                                                                                                                                                                                                                                                                   |
|                    | Specifies the design or subdesign for which the design implementation must be generated.                                                                                                                                                                                                                  |
| -equation          | Writes out a logic equation in an assign statement for each Verilog primitive gate.                                                                                                                                                                                                                       |
| file               | Specifies the file to which the output must be written.                                                                                                                                                                                                                                                   |
|                    | Default: Output is written to the screen.                                                                                                                                                                                                                                                                 |

September 2007 193 Product Version 7.1.2

Input and Output

| -generic | Generates an unoptimized generic logic implementation of the design that uses the generic logic gates specified within the Verilog language.    |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|
|          | Any parts of the design that are mapped will be unmapped for the write_hdl command without affecting the design in memory.                      |
|          | Once the synthesize command has been run, you cannot recover the version of the design that was generated using this option prior to synthesis. |
| -suffix  | Specifies the string to be appended to the name of all defined modules in the generated netlist.                                                |

#### **Examples**

The following example writes out the logic abstract model definition of design test:

```
rc:/> write_hdl -abstract

// Generated by Cadence RTL Compiler-D (RC) version

module test(in1, in2, out1, out2, clk1, clk2, clk3, se1, se2);
  input [3:0] in1;
  input [7:0] in2;
  input clk1, clk2, clk3, se1, se2;
  output [3:0] out1;
  output [7:0] out2;
endmodule
```

■ The following example writes out the design as generic logic regardless of its current mapped state:

```
rc:/> write_hdl -generic > design_rtl.v
```

■ You can write out a netlist for a specific module. For example, the following commands writes out the middle module:

```
rc:/> set_attr unresolved true [get_attr instance [get_attr subdesign bottom]]
rc:/> write_hdl [find / -subdesign middle]
```

■ The following example writes out a design that instantiates cells from the target technology library reflecting the current state of the design (mapped state):

```
rc:/> read_hdl design.v
rc:/> ...
rc:/> synthesize -to_mapped
rc:/> ...
rc:/> write_hdl
```

Input and Output

■ The following example replaces each Verilog primitive gate by an equivalent Verilog assign statement:

rc:/> write\_hdl equation design.v

#### **Related Information**

Writing Out the Design Netlist in Using Encounter RTL Compiler.

Affects this command: <u>synthesize</u> on page 256

Affected by these commands: <u>elaborate</u> on page 250

synthesize on page 256

Affected by these attributes: write vlog bit blast constants

write vlog bit blast mapped ports

write vlog declare wires

write vlog empty module for logic abstract

write vlog line wrap limit

write vlog no negative index

write vlog port association style

write vlog top module first

write\_vlog\_unconnected\_port\_style

write vlog wor wand

Input and Output

# write\_scandef

Refer to write scandef in Chapter 9, "Design for Test."

Input and Output

## write\_script

```
write_script [-hdl] [-analyze_all_scan_chains]
        [design] [> file]
```

Generates a script that represents the timing for all modes and design rule constraints of the design. The resulting script can subsequently be used to examine the current design constraints, or it can be read back into RTL Compiler to perform analysis or optimization at a later time.

The write\_script command can also compress the output using the gzip (.gz extension).

The script contains the following:

- The attributes connected with the wire\_load models
- Clock objects and their reference to the pins of the design blocks
- External\_delay on all inputs and outputs
- Timing exceptions
- max\_fanout/max\_capacitance and similar design rule constraints applied
- All user defined attributes that were created with the define attribute command

**Note:** The write command writes out only the design itself while the write\_script command writes out the constraints for the design.

## **Options and Arguments**

-analyze\_all\_scan\_chains

Writes out all chains in the dft/report/

actual\_scan\_chains directory using the following notation:

define\_dft scan\_chain -name name... -sdo sdo -analyze

When running the script in a new RTL Compiler session, the RC-DFT engine analyzes the existing scan chains (traces the connectivity of the chains) and restores this information into the

dft/report/actual\_scan\_chains directory.

design Specifies the name of the design for which to write a script.

file Specifies the name of the file to which to write the constraints.

September 2007 197 Product Version 7.1.2

Input and Output

-hdl

Writes out the architecture/entity filename information to the output file.

#### **Examples**

The following example saves the design and its constraints:

```
rc:/> write_hdl > mapped.v
rc:/> write_script > mapped.g
```

The design and script is subsequently read into another RTL Compiler session. You must specify any .lib, LEF, or cap table files: these files are process specific as opposed to design specific and therefore are not automatically loaded.

```
rc:/> set_attribute library areid.lib
rc:/> set_attribute lef_library areid.lef
rc:/> set_attribute cap_table_file areid.cap
rc:/> read mapped.v
rc:/> elaborate
rc:/> source mapped.g
```

■ The following example automatically compresses the output file using the .gz extension:

```
rc:/> write_script > foo.g.gz
```

#### **Related Information**

Affected by these commands: <u>create\_mode</u> on page 210

define clock on page 212

define cost group on page 217

external\_delay on page 221

multi cycle on page 224

path adjust on page 229

path\_delay on page 233

path disable on page 237

path group on page 240

Input and Output

## write\_sdc

```
write_sdc [-dc] [-version \{1.1|1.3|1.4|1.5|1.5rc\}] [-strict] [design] [> file] [-mode mode_name]
```

Writes out the current design constraints in Synopsys Design Constraint (SDC) format. The write\_sdc command can also compress the SDC constraints with gzip (.gz extension).

When using the write\_sdc command, RTL Compiler replaces the / character with the @ character when the / character is used in the name of objects. This could happen when the design is ungrouped or when the / character is used as the ungroup\_separator. To prevent this problem, write out the constraints using an SDC version less than 1.3 to avoid the hsc specification. For example: rc:/> write\_sdc -version 1.1.

For those SDCs that are not supported, RTL Compiler will issue a warning message but store them for output for the write\_sdc command. RTL Compiler will only store the SDCs and not manipulate any data with them.

**Note:** Using the write\_sdc command may not capture all the design information necessary to recreate the image of a design's constraints.

## **Options and Arguments**

| -dc                 | Writes constraints in DC format.                                                                                                                                                                                                                                                                                                                                   |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Default: Writes constraints in Tcl.                                                                                                                                                                                                                                                                                                                                |
| design              | Specifies the name of the design for which to write the SDC constraints.                                                                                                                                                                                                                                                                                           |
| file                | Specifies the name of the file to which to write the SDC constraints.                                                                                                                                                                                                                                                                                              |
| -mode               | Writes out mode specific constraints for a design.                                                                                                                                                                                                                                                                                                                 |
| -strict             | Writes out commands that are specifically listed in the SDC specification. If you do not use this option, the write_sdc command outputs commands that are DC and PT compatible, which means that commands not listed in the SDC specification may be written out. See <a href="Examples">Examples</a> for the difference in results when using the -strict option. |
| -version {1.1 1.3 1 | .4 1.5 1.5rc}                                                                                                                                                                                                                                                                                                                                                      |

September 2007 199 Product Version 7.1.2

Specifies the SDC version to use. Version 1.5rc includes the

set\_time\_unit and set\_load\_unit commands.

Input and Output

#### **Examples**

■ The following example writes out the SDC constraints to the my\_des.sdc file:

```
rc:/> write_sdc /designs/my_des > my_des.sdc
```

■ The following example shows the results you may get if you do not specify the -strict option with the write\_sdc command.

■ The following example shows the results you may get if you do specify the -strict option with the write\_sdc command.

■ The following example shows how to write out mode-specific constraints:

```
write_sdc -mode mode1 mode1.sdc
write_sdc -mode mode2 mode2.sdc
```

#### Related Information

<u>Performing Multi-Mode Timing Analysis</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler

Affected by this command: <u>create\_mode</u> on page 210

read sdc on page 173

Input and Output

## write\_sdf

```
write_sdf [-version {OVI 2.1 | OVI 3.0}]
    [-precision non_negative_integer]
    [-timescale {ns | ps}] [-delimiter character]
    [-celltiming {all | none | nochecks}]
    [-interconn {port | interconnect}]
    [-edges {edged | check_edge}][-condelse]
    [-nonegchecks] [-no_escape] [-nosplit_timing_check]
    [-design] [> file}
```

The command generates a Standard Delay Format (SDF) file that analysis and verification tools or timing simulation tools can use for delay annotation. The SDF file specifies the delay of all the cells and interconnects in the design in the Standard Delay Format. Specifically, it includes the delay values for all the timing arcs of a given cell in the design.

**Note:** Use the write\_sdf command after technology mapping (after the synthesize -to\_mapped command).

## **Options and Arguments**

| -celltiming {all   1 | none   nochecks}                                                                                                        |  |
|----------------------|-------------------------------------------------------------------------------------------------------------------------|--|
|                      | Specifies which cells delays and timing checks to write out.                                                            |  |
|                      | all—Writes all cell delays and timing checks to the SDF file.                                                           |  |
|                      | none—Excludes cell delays and timing checks from being written into the SDF file.                                       |  |
|                      | nochecks—Only excludes the timing checks.                                                                               |  |
|                      | Default: all                                                                                                            |  |
| -condelse            | Writes CONDELSE constructs with the default value when a COND construct is written.                                     |  |
| -delimiter character |                                                                                                                         |  |
|                      | Specifies the hierarchy divider character to be used in the SDF file. The valid options are the "/" and "." characters. |  |
| -design              | Specifies the design name for which the SDF file has to be generated.                                                   |  |

Input and Output

-edges {edged | check\_edge} Specifies the edges values. check\_edge—Keeps edge specifiers on timing check arcs but does not add edge specifiers on combinational arcs. edged—Keeps edge specifiers on timing check arcs as well as combinational arcs. Default: edged file Specify the SDF file name. -interconn {port | interconnect} Specifies the construct to use for writing out net delays. port—Writes out the net delays using the PORT construct. interconnect—Writes out the net delays using the INTERCONNECT construct. Default: port Writes out object names without escaping the special -no\_escape characters such as "[" or "]". Converts all negative timing check values to 0.0. -nonegchecks -nosplit\_timing\_check Does not split the TIMINGCHECK delays (SETUP/HOLD/RECOVERY/REMOVAL delays). Instead, the maximum delay values are used. -precision non\_negative\_integer Specifies the number of digits appearing after the decimal point in the output SDF file. -timescale {ns | ps} Specifies the timescale setting of the SDF file in either nanoseconds or picoseconds. Default is picoseconds. -version {OVI 2.1 | OVI 3.0}

September 2007 202 Product Version 7.1.2

OVI 3.0.

Specifies whether to generate SDF version 2.1 or 3.0. Default is

Input and Output

#### **Examples**

■ The following example writes out the SDF file, areid.sdf, with the "/" delimiting character:

```
rc:/> synthesize -to_mapped
rc:/> write_sdf -delimiter "/" > areid.sdf
```

■ The following report illustrates two TIMINGCHECK examples: the first only writes out the maximum delays while the second writes out all the delays.

```
(TIMINGCHECK
(HOLD D (posedge CK) (::0.0))
(SETUP D (posedge CK) (::0.452))
)
(TIMINGCHECK
(HOLD (negedge D) (posedge CK) (::0.0))
(HOLD (posedge D) (posedge CK) (::0.0))
(SETUP (negedge D) (posedge CK) (::0.452))
(SETUP (posedge D) (posedge CK) (::0.181))
```

To write out only the maximum TIMINGCHECK delays (the first report above), use the -nosplit\_timing\_check option:

```
rc:/> write_sdf -nosplit_timing_check > areid.sdf
```

Input and Output

## write\_set\_load

```
write_set_load [design] [> file]
```

Generates a set of load values, which were obtained from the physical layout estimator (PLE) or wire-load model, for all the nets in the specified design. This command is useful when performing timing correlation across various synthesis and timing tools. The write\_set\_load command can be used to reproduce PLE based timing in external timing analyzers.

## **Options and Arguments**

| design | Generates the load values for the specified design.   |
|--------|-------------------------------------------------------|
| file   | Specifies the file to which to write the load values. |

#### **Example**

■ The following example shows that the load values on all the nets is .0103:

```
rc:/> write_set_load
set_load 0.0103 [get_nets inst1/out1[3]]
set_load 0.0103 [get_nets inst1/out1[2]]
set_load 0.0103 [get_nets inst1/out1[1]]
set_load 0.0103 [get_nets inst1/out1[0]]
```

Input and Output

# write\_tcf

Refer to write tcf in Chapter 10, "Low Power Synthesis."

Input and Output

## write\_template

Generates a template script file for running RTL Compiler with the necessary commands and attributes. Use the command options to include specific attributes and commands in the file. This command works with the Common Power Format (CPF) flow: when you specify the -msv option, a msv.cpf template file will be written out and also sourced in the main script when you use the read\_cpf command.

#### **Options and Arguments**

| -area           | Writes out a template script for area critical designs.                                                                                                                                                  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -dft            | Writes out Design for Test (DFT) attributes and commands.                                                                                                                                                |
| -outfile string | Specifies the name of the file to which the template script is to be written. This option is required.                                                                                                   |
| -full           | Writes out DFT, power, and retiming attributes and commands along with the basic template.                                                                                                               |
| -msv            | Writes out a template script for the MSV flow. An msv.cpf template file will be written out and also sourced in the main script with the read_cpf command.                                               |
| -multimode      | Writes out a template script for multimode analysis.                                                                                                                                                     |
| -n2n            | Writes out the template script for netlist to netlist optimization in RTL Compiler. Use with the <code>-dft</code> and <code>-power</code> options to include the DFT and power attributes and commands. |
| -no_sdc         | Writes out clock delays and input and output delays in the RTL Compiler format using the define_clock and the external_delay commands.                                                                   |
| -power          | Writes out power attributes and commands.                                                                                                                                                                |
| -retime         | Writes out retiming attributes and commands.                                                                                                                                                             |
| -simple         | Writes out a simple template script.                                                                                                                                                                     |
|                 | You cannot use this option with the -split, -power, -dft, -msv, -retime, -multimode, or -full options.                                                                                                   |

September 2007 206 Product Version 7.1.2

Input and Output

| -split | Writes out a template script with separate files for setup, DFT, and power. |
|--------|-----------------------------------------------------------------------------|
| -yield | Writes out a template script for yield.                                     |

#### **Examples**

The following example adds both the DFT and power related attributes to the template.g file written out:

```
rc:/> write_template -dft -power -outfile template.g
```

■ The following example writes out the basic template file with the constraints in SDC format:

```
rc:/> write_template -outfile template.g
```

■ The following example writes out the basic template file with the constraints in the RTL Compiler format using the define\_clock and the external\_delay commands:

```
rc:/> write_template -no_sdc -outfile template.g
```

The following example writes out the template script with the DFT attributes and commands for netlist to netlist optimization:

```
rc:/> write_template -dft -n2n -outfile template.g
```

■ The following example writes out the template script template.g and the setup file setup\_template.g that contains all the root attributes and setup variables and includes it in the template.g file:

```
rc:/> write_template -split -outfile template.g
```

The following example writes out the <code>template.g</code> template script, the <code>setup\_template.g</code> setup file, which contains the root attributes and setup variables, the <code>dft\_template.g</code> file, which contains DFT design attributes, test clock and scan chain information, the <code>power\_template.g</code> file, which contains the leakage and dynamic power, clock-gating setup information, and includes them in the appropriate <code>template.g</code> file:

```
write_template -split -dft -power -outfile template.g
```

■ The following example writes out a simple template script with no path and cost groups and without any variables, power, or DFT related attributes:

```
write_template -simple -outfile template.g
```

■ The following example writes out a template script for area critical designs:

```
write_template -area -outfile template.g
```

# Command Reference for Encounter RTL Compiler Input and Output

# **Constraints**

- <u>create mode</u> on page 210
- define clock on page 212
- <u>define cost group</u> on page 217
- <u>derive\_environment</u> on page 218
- export critical endpoints on page 220
- external delay on page 221
- multi cycle on page 224
- path adjust on page 229
- path delay on page 233
- path\_disable on page 237
- path group on page 240
- specify paths on page 243

Constraints

## create\_mode

```
create_mode [-design design] -name mode_names
```

Specifies the mode for power and timing analysis and optimization.

Use this command after loading and elaborating the design, before reading in an SDC file, and before using any of the following constraints: <u>define clock</u>, <u>external delay</u>, <u>multi cycle</u>, <u>path adjust</u>, <u>path delay</u>, <u>path disable</u>, <u>path group</u>, and <u>specify paths</u>.

After creating modes, use the -mode option with the read\_sdc command.

## **Options and Arguments**

| -design <i>design</i> | Specifies the name of the design for which you want to create a mode. |
|-----------------------|-----------------------------------------------------------------------|
| -name mode names      | Specifies the name of the mode.                                       |

#### **Examples**

■ The following example creates multiple modes for one design using one create\_mode command:

```
rc:/>create_mode -name "mode1 mode2" -design design_name
```

■ The following example shows how to create separate modes for one design using multiple create\_mode commands and how to find these modes:

```
rc:/> create_mode -name a
/designs/design_name/modes/a
rc:/>create_mode -name b
/designs/design_name/modes/b
rc:/>find/-mode *
/designs/design_name/modes/a /designs/design_name/modes/b
```

■ The following example creates a mode after using the elaborate command, then reads the SDC command file for that mode using the -mode option with the read\_sdc command:

```
read_hdl filename.v
elaborate
create_mode -name {a b}
read_sdc -mode a a.sdc
read sdc -mode b b.sdc
```

Constraints

#### Related Information

<u>Performing Multi-Mode Timing Analysis</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler for detailed information.

Affects these commands: <u>define\_clock</u> on page 212

external\_delay on page 221

multi cycle on page 224

path adjust on page 229

path delay on page 233

path disable on page 237

path group on page 240

specify paths on page 243

read\_sdc on page 173

report clocks on page 296

report timing on page 373

write sdc on page 199

Related commands: <u>derive\_environment</u> on page 218

report summary on page 371

write encounter on page 188

write script on page 197

Related attributes: (instance) <u>disabled\_arcs\_by\_mode</u>

(pin/port) external\_delays\_by\_mode

(design/instance) latch\_borrow\_by\_mode

(design/instance/pin) latch max borrow by mode

(pin/port) propagated clocks by mode

(design/pin/port/cost group) slack by mode

(pin/port) timing case computed value by mode

(instance) timing case disabled arcs by mode

(pin/port) timing case logic value by mode

Constraints

## define\_clock

```
define_clock -name string [-domain string]
    -period integer [-divide_period integer]
    [-rise integer] [-divide_rise integer]
    [-fall integer] [-divide_fall integer]
    [-design design] [pin|port] [-mode mode_name]...
```

Defines a clock waveform. A clock waveform is a periodic signal with one rising edge and one falling edge per period. The command returns the directory path to the clock object that it creates.

**Note:** Clock waveforms that are not applied to objects in your design are referred to as "external" clocks and are only used as references for external delay values (see the <u>external delay</u> command).

## **Options and Arguments**

-design design

Specifies the name of the top module for which you want to define a clock waveform.

This option is required for external clocks when there are multiple top designs or user netlists.

-divide\_fall integer

Determines together with the -fall option the time that the falling edge occurs with respect to the beginning of the clock period. The time is specified as a fraction of the period and is derived by dividing -fall by -divide\_fall.

Default: 100

-divide\_period integer

Determines together with the -period option the clock period interval. The clock period is specified in picoseconds and is derived by dividing -period by -divide\_period.

Default: 1

Constraints

-divide\_rise integer

Determines, together with the <code>-divide\_rise</code> option, the time that the rising edge occurs with respect to the beginning of the clock period. The time is specified as a fraction of the period and is derived by dividing <code>-rise</code> by <code>-divide\_rise</code>.

Default: 100

-domain string

Specifies the name of the clock domain. A clock domain groups clocks that are synchronously related to each other, allowing timing analysis to be performed between these clocks. RTL Compiler only computes timing constraints between clocks in the same clock domain.

Paths between clocks in different domains are unconstrained by default. To constrain these paths, use the path delay command.

Default: domain 1

-fall integer

Determines, together with the <code>-divide\_fall</code> option, the time that the falling edge occurs with respect to the beginning of the clock period. The time is specified as a fraction of the period and is derived by dividing <code>-fall</code> by <code>-divide\_fall</code>.

Default: 50 (falling edge is halfway through the period)

-mode *mode\_name* 

Defines a clock waveform for a mode.

-name string

Specifies the name of the clock that is being defined.

Each clock object in your design must have a unique name. If you define a new clock with the same name as an existing clock, then the new clock replaces the old one.

The clock name allows you to search for the clock later (through the <u>find</u> command) or to recognize it in reports.

Default: Name of the first pin or port object specified.

-period integer

Determines, together with the <code>-divide\_period</code> option, the clock period interval. The clock period is specified in picoseconds and is derived by dividing <code>-period</code> by <code>-divide\_period</code>.

September 2007 213 Product Version 7.1.2

Constraints

| {pin   port}  | Specifies the clock input pin or port.                                                                                                                                                                                                                                               |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | You can apply clock waveforms to input ports of your design, hierarchical pins, clock pins of sequential cells in your design, a combination, or to no objects at all.                                                                                                               |
| -rise integer | Determines together with the <code>-divide_rise</code> option the time that the rising edge occurs with respect to the beginning of the clock period. The time is specified as a fraction of the period and is derived by dividing <code>-rise</code> by <code>-divide_rise</code> . |
|               | Default: 0 (rising edge is at the start of the period)                                                                                                                                                                                                                               |

## **Examples**

■ The following example defines a clock for a design with top module alu.

```
rc:/> define_clock -period 10000 -name 100MHz -design /designs/alu
```

The clock period is 10,000 picoseconds.

■ The following example defines a 300 MHz clock that applies to all sequential logic within a design:

```
rc:/> define_clock -period 10000 -name 300MHz -divide_period 3 [clock_ports]
```

The clock period is 10,000/3 picoseconds. This allows RTL Compiler to compute that there are exactly 3 periods of clock 300MHz to every period of 100MHz.

If you had specified a period of 3,333 picoseconds for the 300 MHz clock, RTL Compiler would compute a different relationship between the clocks (3333 periods of one clock to 10000 periods of the other) and the timing analysis of the design would be different.

■ The following example defines clock 100MHz with a rising edge after 20 percent of the period and a falling edge after 80 percent:

```
rc:/> define_clock -period 10000 -name 100MHz -rise 20 -fall 80
```

■ The following example defines clock 100MHz with the falling edge1/3 and the rising edge 2/3 of the way through the period:

```
rc:/> define_clock -period 10000 -name 100MHz -rise 2 -divide_rise 3 \
==> -fall 1 -divide_fall 3
```

**Note:** The <code>-divide\_rise</code> and <code>-divide\_fall</code> options allow you to precisely define when the clock transitions occur. In some cases RTL Compiler needs this precise definition to compute the correct timing constraints for paths that are launched by one clock and captured by another.

Constraints

■ The following examples create a clock domain system and assign the original 100 MHz and 300 MHz clocks to it:

```
rc:/> define_clock -domain "system" -period 10000 -name 100MHz
rc:/> define_clock -domain "system" -period 10000 -name 300MHz \
==> -divide_period 3 [clock_ports]
```

■ The following example saves the directory path to the clock that is defined in variable clock1:

```
rc:/> set clock1 [define clock -period 10000 -name 100MHz]
```

Alternatively, the find command can be used to perform a search at a later time.

■ The following example removes the clock whose definition you saved in variable clock1:

```
rc:/> rm $clock1
```

**Note:** When you remove a clock object, any external delays that reference it are also removed. Timing exceptions referring to the clock object are also removed if they can't be satisfied without the clock.

■ The following example searches for a clock object by name:

```
rc:/> find / -clock 100MHz
```

■ The following example examines the attributes of a clock object:

```
rc:/> ls -a [find / -clock 100MHz]
```

**Note:** The clock object is identified by its directory path.

#### Related Information

<u>Defining the Clock Period</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler.

Affects these commands: <u>clock\_ports</u> on page 277

external delay on page 221

multi cycle on page 224

path adjust on page 229

path delay on page 233

path disable on page 237

path group on page 240

report clocks on page 296

Constraints

report qor on page 361

specify paths on page 243

read sdc on page 173

report clocks on page 296

report summary on page 371

report timing on page 373

synthesize on page 256

write encounter on page 188

write script on page 197

write\_sdc on page 199

Related commands: <u>create\_mode</u> on page 210

Affects these attributes: <u>divide\_fall</u>

divide period

divide\_rise

<u>fall</u>

<u>period</u>

rise

propagated clocks by mode

Constraints

# define\_cost\_group

define\_cost\_group -name string
 [-weight integer]
 [-design design]

Defines a cost group. The command returns the directory path to the object that it creates.

## **Options and Arguments**

-design design Specifies the name of the design for which you want to define

the cost group.

-name *string* Specifies the name of the cost group.

Default: grp\_x

-weight integer Specifies the weight of the cost group. The higher the weight

factor, the higher the effort used to optimize the paths in this

group.

Default: 1

#### **Examples**

The following example assigns a weight factor of 1 to cost group I20 for the top-level design.

```
rc:/> define_cost_group -name I20 -weight 1
/designs/.../timing/exceptions/path_groups/I20
```

#### **Related Information**

<u>Creating Path Groups and Cost Groups</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler.

Affects these commands: path group on page 240

report timing on page 373

synthesize on page 256

write script on page 197

Sets this attribute: weight

Constraints

## derive\_environment

```
derive_environment [-name string] [-sdc_only] instance
```

Creates a new design from the specified instance and creates timing constraints for all modes for this design based on the timing constraints that the instance had in the original design.

This command does not perform time-budgeting. The slack at each pin in the new design matches the slack at the corresponding pin in the original design.

Note: By default, the derive environment command uses RTL Compiler's more powerful constraint language that produces a more accurate timing view, but is not understood by other tools. Use the -sdc\_only option to specify that RTL Compiler only apply constraints to the new design that can be expressed in SDC.

If you use the derive environment command to generate constraints for a subdesign then try to write them out, often the constraints cannot be expressed in SDC and you will get the following error message:

: The design contains constraints which have no SDC equivalent.[SDC-19]

: The design is /designs/Madd adding.

: If the design constraints were created using the 'derive\_environment' command, use the '-sdc\_only' option so that only constraints that can be expressed in SDC are generated. By default the 'derive\_environment' command uses the more powerful RC constaints, which cannot always be converted to SDC.

# **Options and Arguments**

Specifies the name of the instance whose environment instance

(constraints) you want to derive.

Specifies the name of the target design. -name string

Specifies that the tool only apply constraints to the new design -sdc only that can be expressed in SDC.

Using this option makes the new constraints less accurate, but makes it possible to use the constraints in flows between

different tools that support SDC.

By default, the derive environment command uses RTL Compiler's more powerful constraint language that produces a more accurate timing view, but is not understood by other tools.

Constraints

### **Related Information**

Affected by this command: <u>path\_adjust</u> on page 229

create mode on page 210

Affects these commands: report timing on page 373

synthesize on page 256

Sets this attribute: <u>precluded path adjusts</u>

Constraints

# export\_critical\_endpoints

```
export_critical_endpoints [-verbose] {-rc_file string}
    {-fe_file string} [-no_group]
    [-percentage_of_endpoints integer]
    [-no_of_bins integer] [-group]
    [-percentage_difference integer] [-rtl]
    [-design string] [> file]
```

Generates a path adjust file from the RTL Compiler endpoint and Encounter slack reports. The RTL Compiler endpoint report is obtained using the report timing -end command. An Encounter slack report has the .slk extension.

# **Options and Arguments**

| -design top                      | Specifies the top module name.                                                                                |  |
|----------------------------------|---------------------------------------------------------------------------------------------------------------|--|
| -fe_file<br>string               | Specifies the First Encounter (FE) slack report that you want to compare.                                     |  |
| > file                           | Specifies the name of the file to write the report.                                                           |  |
| -group                           | Groups endpoints into bins for path_adjust (Default).                                                         |  |
| -percentage_difference           |                                                                                                               |  |
|                                  | Specifies the percentage difference between the endpoints to be path adjusted (with the path_adjust command). |  |
|                                  | Default: 70%                                                                                                  |  |
| -percentage_of_endpoints integer |                                                                                                               |  |
|                                  | Specifies the percentage of endpoints to be constrained or relaxed. <i>Default</i> : 20%                      |  |
| -no_group                        | Specifies to not group the endpoints into bins for path adjust.                                               |  |
| -no_of_bins                      | Specifies the number of bins to group the endpoints for compression.                                          |  |
|                                  | Default:10 bins each for tighten and relax                                                                    |  |
| -rc_file string                  | Specifies the RTL Compiler endpoint report that you want to compare.                                          |  |
| -rtl                             | Writes out a path adjust file that can be applied on the RTL.                                                 |  |
| -verbose                         | Specifies a verbose report.                                                                                   |  |

Constraints

# external\_delay

```
external_delay
    {-input min_rise min_fall max_rise max_fall
    |-output min_rise min_fall max_rise max_fall}
    [-clock object] [-edge_rise | -edge_fall]
    [-level_sensitive] [-accumulate]
    [-mode mode_name] [-name string] {port|pin}...
```

Constrains ports and pins within your design. Timing is specified as either an input or output delay, and is specified relative to a clock edge.

External delays are most often specified on top-level ports of your design.

# **Options and Arguments**

-accumulate Indicates that more than one external delay can be specified

per clock per phase.

-clock object Specifies the reference clock. Input and output delays are

defined relative to this clock.

The reference clock must have been defined with the

define clock command.

```
[-edge_fall | -edge_rise]
```

Specifies to use the falling or rising edge of the reference clock as reference edge.

```
Default: -edge rise
```

```
-input min_rise min_fall max_rise max_fall
```

Specifies an input delay. An input delay is the delay between a launching clock edge and the time when an input becomes stable.

You can specify one, two, or four integers. If you specify one value, that value is used for all four delay values. If you specify two values, the first value defines the (minimum and maximum) rise delays, while the second value defines the fall delays.

Constraints

from a level-sensitive latch.

Used with the -output option, it specifies the constraint to a

level-sensitive latch.

-name string Associates a name with the specified timing constraint. If

another timing constraint already exists with that name, the existing timing constraint is replaced with the new one.

The name may be useful for later finding the constraint (with the <u>find</u> command) and for recognizing the constraint in reports.

Default: xx\_n

-mode *mode name* Constrains ports and pins by mode in a design.

-output min\_rise min\_fall max\_rise max\_fall

Specifies an output delay. An external output delay is the delay between an output becoming stable and a capturing edge of a

clock.

You can specify one, two, or four integers. If you specify one value, that value is used for all four delay values. If you specify two values, the first value defines the (minimum and maximum)

rise delays, while the second value defines the fall delays.

 $\{pin \mid port\}$  Specifies delay for timing startpoints and endpoints, which can

be primary ports, pins of sequential instances, and pins of

unresolved references.

Use the <u>break timing paths</u> attribute to make a non-startpoint/endpoint a startpoint/endpoint, which then can

be used with the external\_delay command.

#### **Examples**

■ The following example specifies an input delay of 300 picoseconds on all bits of port a relative to the falling edge of clock clock1:

```
rc:/> external_delay -input 300 -edge_fall -clock [find / -clock clock1] \
[find / -port a*]
```

RTL Compiler interprets this as a worst-case upper bound constraint, that is, the latest time to set up the data on a D pin of an edge-triggered flop.

Applying delays to individual bits of multibit ports or busses is possible since each bit of a port is accessible individually within the directory structure of the design.

September 2007 222 Product Version 7.1.2

Constraints

■ The following example specifies an output delay of 1300 picoseconds on all bits of port a relative to the rising edge (default) of clock clock1:

```
rc:/> external_delay -output 1300 -clock [find / -clock clock1] \
[find / -port a*]
```

RTL Compiler interprets this as a minimum setup time for external logic.

#### Related Information

<u>Setting External Output Delays</u> in *Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler.* 

<u>Performing Multi-Mode Timing Analysis</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler

Affected by this command: <u>define\_clock</u> on page 212

Affects these commands: report qor on page 361

report timing on page 373

synthesize on page 256

write\_encounter on page 188

write sdc on page 199

write script on page 197

Related commands: <u>create mode</u> on page 210

define\_clock on page 212

derive environment on page 218

multi cycle on page 224

path\_adjust on page 229

path delay on page 233

path disable on page 237

path group on page 240

specify paths on page 243

Affects these attributes: <u>External Delay Attributes</u>

Related attributes: (pin/port) external delays by mode

Constraints

# multi\_cycle

Creates a timing exception object that overrides the default clock edge relationship for paths that meet the path selection criteria. Paths can be selected using the <code>-from</code>, <code>-through</code>, <code>-to</code>, or <code>-paths</code> options. You must provide at least one of these four options. The <code>-paths</code> option cannot be used in conjunction with any of the other three path selection options. The command returns the directory path to the object that it creates.

RTL Compiler normally computes timing constraints for paths based on the launching clock waveforms and capturing clock waveforms. The default timing constraint is the smallest positive difference that exists between a launching clock edge and a capturing clock edge.

## **Options and Arguments**

```
-capture shift integer
```

Specifies the capture clock shift value.

An ordinary two-cycle path would be specified using -capture\_shift 2. Incrementing the -capture\_shift value adds a cycle to the path by shifting the capture edge one period later.

Default: 1

-hold

Specifies that the exception is for hold timing analysis only.

Default: setup and hold

```
-from {instance | external_delay | clock | port | pin}
```

Specifies a Tcl list of start points for the paths. The start points can be input ports of your design, clock pins of flip-flops, clock objects, a combination of these, instances, or input ports to which the specified external delay timing exception applies.

Only paths that start at one of the ports or pins, or paths that are launched by one of the clock objects will have the timing exception applied to them.

Constraints

-launch\_shift integer

Specifies the launch clock shift value. Incrementing the -launch\_shift value adds a cycle to the path by shifting the launch edge one period earlier.

Adjusting the launch edge is only useful if the launch and capture clocks have different periods. Otherwise an equivalent timing relationship can be achieved by shifting the capture clock instead.

Default: 0

-lenient Converts an invalid start or endpoint into a through point and

issues a warning message. Without this option, an invalid start

or endpoint results in an error message.

-mode mode\_name Creates a timing exception object for a mode that overrides the

default clock edge relationship for paths that meet the path

selection criteria.

-name string Associates a name with the specified timing exception. If

another timing exception already exists with that name, the

existing timing exception is replaced with the new one.

The name can be useful for later finding the exception (with the <u>find</u> command) and for recognizing the exception in reports.

Default: mc n

-paths string Specifies the paths to which the exception should be applied.

The string argument should be created using the

specify paths command. The -paths option cannot be used in conjunction with any of the other three path selection

options (-from, -through, -to).

-setup Specifies that the exception is for setup timing analysis only.

Default: setup and hold

Constraints

-through {instance | port | pin}

Specifies a Tcl list of a sequence of points that a path must traverse. Points to traverse can be ports, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances.

You can repeat the -through option to require that a path first must traverse one of the objects in the first set, then pass through one of the objects in the second set, and so on.

```
-to {instance | external_delay | clock | port | pin}
```

Specifies a Tcl list of endpoints for the paths. The endpoints can be output ports of your design, input pins of flip-flops, clock objects, or a combination of these, instances, or output ports to which the specified external delay timing exception applies.

Only paths that end at one of the ports or pins, or paths that are captured by one of the clock objects, have the exception applied to them.

## **Examples**

■ The following example requires a path to first pass through object a, then end on object b:

```
rc:/> multi_cycle -through a -to b
```

■ The following example requires a path to pass through either object a or b.

```
rc:/> multi_cycle -through {a b}
```

■ The following example requires a path to first pass through object a or b, then pass through object c or d.

```
multi_cycle -through {a b} -through {c d}
```

The candidate paths would be:

```
ac ad bc bd
```

■ The following example requires a path that goes through object a, b, and c in that order:

```
rc:/> multi_cycle -through a -through b -through c
```

■ The following example uses a Tcl variable to save the timing exception for future reference:

```
rc:/> set two_cycle [multi_cycle -capture_shift 2 -from [find / -port a]]
```

# Command Reference for Encounter RTL Compiler Constraints

The following example removes the timing exception that you saved in the two\_cycle variable:

```
rc:/> rm $two cycle
```

■ The following example searches for a timing exception that you defined earlier:

```
rc:/> multi_cycle -capture_shift 2 -from [find / -port a] -name two_cycle
/designs/alu/timing/exceptions/multi_cycles/two_cycle
...
rc:/> find / -exception two_cycle
/designs/alu/timing/exceptions/multi_cycles/two_cycle
```

The following example lists multi cycle timing exception objects using the ls command.

```
rc:/> ls -l timing/exceptions/multi_cycles
```

■ The following examples are equivalent and apply to paths starting from (clock) pin clk1:

```
multi_cycle -from clk1
multi_cycle -paths [specify_paths -from clk1]
```

#### **Related Information**

<u>Setting Timing Exceptions</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler.

<u>Performing Multi-Mode Timing Analysis</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler

Affects these commands: report gor on page 361

report timing on page 373

specify paths on page 243

synthesize on page 256

write\_encounter on page 188

write sdc on page 199

write script on page 197

Constraints

Related commands: <u>create\_mode</u> on page 210

define clock on page 212

external delay on page 221

path adjust on page 229

path delay on page 233

path disable on page 237

path group on page 240

specify paths on page 243

Sets these attributes: <u>Exception Attributes</u>

Constraints

# path\_adjust

Modifies path constraints. Paths can be selected using the <code>-from</code>, <code>-through</code>, <code>-to</code>, or <code>-paths</code> options. You must provide at least one of these four options. The <code>-paths</code> option cannot be used in conjunction with any of the other three path selection options.

These path constraints could have been

- Computed by the timing engine using the launching and capturing waveforms
- Set explicitly with the path\_delay command

The command returns the directory path to the object that it creates.

The constraints specified with the path\_adjust command can co-exist with other timing exceptions, such as <u>path\_delay</u>, <u>multi\_cycle</u>, as well as <u>path\_adjust</u> (it is possible to have multiple <u>path\_adjust</u> constraints on a path).

The constraints created by the path\_adjust commands can be found in:

```
/designs/../timing/exceptions/path_adjusts
```

#### **Options and Arguments**

-delay integer

Specifies the delay constraint value, in picoseconds, by which the path has to be adjusted. A positive adjustment relaxes the clock constraint and a negative adjustment tightens it.

```
-from {instance|external_delay | clock | port | pin}
```

Specifies a Tcl list of start points for the paths. The start points can be input ports of your design, clock pins of flip-flops, clock objects, a combination of these, instances, or input ports to which the specified external delay timing exception applies.

Only paths that start at one of the ports or pins, or paths that are launched by one of the clock objects will have the timing exception applied to them.

Constraints

-lenient Converts an invalid start or endpoint into a through point and

issues a warning message. Without this option, an invalid start

or endpoint results in an error message.

-mode mode\_name Modifies path constraints for a specified mode.

-name string Associates a name with the specified timing exception. If

another timing exception already exists with that name, the existing timing exception is replaced with the new one.

The name may be useful for later finding the exception (with the <u>find</u> command) and for recognizing the exception in reports.

Default: adj\_n

-paths string Specifies the paths to which the exception should be applied.

The string argument should be created using the

specify paths command. The -paths option cannot be used in conjunction with any of the other three path selection

options (-from, -through, -to).

-through {instance | port | pin}

Specifies a Tcl list of a sequence of points that a path must traverse. Points to traverse can be ports, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances.

You can repeat the -through option to require that a path first must traverse one of the objects in the first set, then pass through one of the objects in the second set, and so on.

-to {instance | external\_delay | clock | port | pin}

Specifies a Tcl list of endpoints for the paths. The endpoints can be output ports of your design, input pins of flip-flops, clock objects, or a combination of these, instances, or output ports to which the specified external delay timing exception applies.

Only paths that end at one of the ports or pins, or paths that are captured by one of the clock objects, have the exception applied to them.

Constraints

### **Examples**

■ The following example removes the timing exception that you saved in the override variable:

```
rc:/> set override [path_adjust -to $clock -delay -500]
rc:/> rm $override
```

■ The following example searches for a timing exception that you defined earlier:

```
rc:/> path_adjust -to $clock -delay -500 -name override
/designs/alu/timing/exceptions/path_adjusts/override
...
rc:/> find / -exception override
/designs/alu/timing/exceptions/path_adjusts/override
```

■ The following examples are equivalent and apply to paths starting from (clock) pin clk1:

```
path_adjust -from clk1
path_adjust -paths [specify_paths -from clk1]
```

#### **Related Information**

Modifying Path Constraints in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler.

<u>Performing Multi-Mode Timing Analysis</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler

Affects these commands: report timing on page 373

report qor on page 361

report timing on page 373

specify paths on page 243

synthesize on page 256

write\_script on page 197

write encounter on page 188

write sdc on page 199

write script on page 197

Constraints

Related commands <u>define\_clock</u> on page 212

external delay on page 221

multi cycle on page 224

path delay on page 233

path disable on page 237

path group on page 240

specify paths on page 243

Sets these attributes: <u>Exception Attributes</u>

Constraints

# path\_delay

Creates a timing exception object that allows you to specify the timing constraint for paths that meet the path selection criteria. Paths can be selected using the <code>-from</code>, <code>-through</code>, <code>-to</code>, or <code>-paths</code> options. You must provide at least one of these four options. The <code>-paths</code> option cannot be used in conjunction with any of the other three path selection options. The command returns the directory path to the object that it creates.

RTL Compiler normally computes timing constraints for paths based on the launching clock waveforms and capturing clock waveforms. The default timing constraint is the smallest positive difference that exists between a launching clock edge and a capturing clock edge.

## **Options and Arguments**

| -delay integer  | Specifies the delay constraint value, in picoseconds, for paths that meet the path selection criteria.                                                                                                                                                             |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -from {instance | external_delay   clock   port   pin}                                                                                                                                                                                                                               |
|                 | Specifies a Tcl list of start points for the paths. The start points can be input ports of your design, clock pins of flip-flops, clock objects, a combination of these, instances, or input ports to which the specified external delay timing exception applies. |
|                 | Only paths that start at one of the ports or pins, or paths that are launched by one of the clock objects will have the timing exception applied to them.                                                                                                          |
| -lenient        | Converts an invalid start or endpoint into a through point and issues a warning message. Without this option, an invalid start or endpoint results in an error message.                                                                                            |
| -mode mode_name | Creates a timing exception object for a specified mode that lets you specify the timing constraint for paths that meet the path selection criteria.                                                                                                                |

Constraints

-name string

Associates a name with the specified timing exception. If another timing exception already exists with that name, the existing timing exception is replaced with the new one.

The name may be useful for later finding the exception (with the <u>find</u> command) and for recognizing the exception in reports.

Default: del n

-paths *string* 

Specifies the paths to which the exception should be applied. The string argument should be created using the specify paths command. The -paths option cannot be used in conjunction with any of the other three path selection options (-from, -through, -to).

-through {instance | port | pin}

Specifies a Tcl list of a sequence of points that a path must traverse. Points to traverse can be ports, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances.

You can repeat the -through option to require that a path first must traverse one of the objects in the first set, then pass through one of the objects in the second set, and so on.

-to {instance | external\_delay | clock | port | pin}

Specifies a Tcl list of endpoints for the paths. The endpoints can be output ports of your design, input pins of flip-flops, clock objects, or a combination of these, instances, or output ports to which the specified external delay timing exception applies.

Only paths that end at one of the ports or pins, or paths that are captured by one of the clock objects, have the exception applied to them.

## **Examples**

■ The following example uses a Tcl variable to save the timing exception for future reference:

rc:/> set override [path\_delay -delay 5000 -from [find / -port a]]

■ The following example removes the timing exception that you saved in variable override:

rc:/> rm Soverride

Constraints

■ The following example searches for a timing exception that you defined earlier:

```
rc:/> path_delay -delay 5000 -from [find / -port a] -name override
/designs/alu/timing/exceptions/path_delays/override
...
rc:/> find / -exception override
/designs/alu/timing/exceptions/path_delays/override
```

■ The following example lists path delay timing exception objects:

```
rc:/> ls -l timing/exceptions/path_delays
```

■ The following examples are equivalent and apply to paths starting from (clock) pin clk1:

```
path_delay -from clk1
path delay -paths [specify paths -from clk1]
```

#### **Related Information**

Modifying Path Constraints in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler.

<u>Performing Multi-Mode Timing Analysis</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler

Affects these commands: report qor on page 361

report timing on page 373

specify paths on page 243

synthesize on page 256

write script on page 197

write sdc on page 199

Related commands: <u>create\_mode</u> on page 210

define clock on page 212

external delay on page 221

multi\_cycle on page 224

path adjust on page 229

path disable on page 237

path group on page 240

specify\_paths on page 243

Constraints

Sets these attributes: <u>Exception Attributes</u>

Constraints

# path\_disable

Creates a timing exception object that allows you to unconstrain paths. The command returns the directory path to the object that it creates. Paths can be selected using the <code>-from</code>, <code>-through</code>, <code>-to</code>, or <code>-paths</code> options. You must provide at least one of these four options. The <code>-paths</code> option cannot be used in conjunction with any of the other three path selection options.

RTL Compiler computes timing constraints for paths based on the launching clock waveforms and the capturing clock waveforms. The default timing constraint is the smallest positive difference that exists between a launching clock edge and a capturing clock edge.

## **Options and Arguments**

| -from {instance        | external_delay   clock   port   pin}                                                                                                                                                                                                                               |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | Specifies a Tcl list of start points for the paths. The start points can be input ports of your design, clock pins of flip-flops, clock objects, a combination of these, instances, or input ports to which the specified external delay timing exception applies. |
|                        | Only paths that start at one of the ports or pins, or paths that are launched by one of the clock objects will have the timing exception applied to them.                                                                                                          |
| -lenient               | Converts an invalid start or endpoint into a through point and issues a warning message. Without this option, an invalid start or endpoint results in an error message.                                                                                            |
| -mode <i>mode_name</i> | Creates a timing exception object for a specified mode that lets you unconstrain paths.                                                                                                                                                                            |

Constraints

-name string

Associates a name with the specified timing exception. If another timing exception already exists with that name, the existing timing exception is replaced with the new one.

The name may be useful for later finding the exception (with the <u>find</u> command) and for recognizing the exception in reports.

Default: dis n

-paths *string* 

Specifies the paths to which the exception should be applied. The string argument should be created using the specify paths command. The -paths option cannot be used in conjunction with any of the other three path selection options (-from, -through, -to).

-through {instance | port | pin}

Specifies a Tcl list of a sequence of points that a path must traverse. Points to traverse can be ports, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances.

You can repeat the -through option to require that a path first must traverse one of the objects in the first set, then pass through one of the objects in the second set, and so on.

-to {instance | external\_delay | clock | port | pin}

Specifies a Tcl list of endpoints for the paths. The endpoints can be output ports of your design, input pins of flip-flops, clock objects, or a combination of these, instances, or output ports to which the specified external delay timing exception applies.

Only paths that end at one of the ports or pins, or paths that are captured by one of the clock objects, have the exception applied to them.

## **Examples**

■ The following example uses a Tcl variable to save the timing exception for future reference:

```
rc:/> set false_path [path_disable -from [find / -port a]]
```

■ The following example removes the timing exception that you saved in variable false\_path:

rc:/> rm \$false path

Constraints

■ The following example lists timing exception objects using the ls command.

rc:/> ls -l timing/exceptions/path\_disables

■ The following examples are equivalent and apply to paths starting from (clock) pin clk1:

```
path_disable -from clk1
path_disable -paths [specify_paths -from clk1]
```

#### Related Information

<u>Specifying a False Path</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler.

<u>Performing Multi-Mode Timing Analysis</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler

Affects these commands: report qor on page 361

report timing on page 373

specify paths on page 243

synthesize on page 256

write encounter

write script on page 197

write\_sdc on page 199

Affected by these commands: <u>define\_clock</u> on page 212

multi cycle on page 224

Related commands: <u>create\_mode</u> on page 210

define clock on page 212

external\_delay on page 221

path adjust on page 229

path delay on page 233

path group on page 240

specify paths on page 243

Sets these attributes: <u>Exception Attributes</u>

# Command Reference for Encounter RTL Compiler Constraints

# path\_group

Assigns paths that meet the path selection criteria to a cost group. Paths can be selected using the <code>-from</code>, <code>-through</code>, <code>-to</code>, or <code>-paths</code> options. You must provide at least one of these four options. The <code>-paths</code> option cannot be used in conjunction with any of the other three path selection options.

## **Options and Arguments**

| -from {instance | external_delay   clock   port   pin}                                                                                                                                                                                                                                                               |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | Specifies a Tcl list of start points for the paths. The start points can be input ports of your design, clock pins of flip-flops, clock objects, a combination of these, instances, or input ports.                                                                                                |
| -group string   | Specifies the name of the cost group (defined with define_cost_group) to which the path is added.                                                                                                                                                                                                  |
| -lenient        | Converts an invalid start or endpoint into a through point and issues a warning message. Without this option, an invalid start or endpoint results in an error message.                                                                                                                            |
| -mode mode_name | Assigns paths for a specified mode that meet the path selection criteria to a cost group.                                                                                                                                                                                                          |
| -name string    | Associates a name with the specified timing exception.                                                                                                                                                                                                                                             |
| -paths string   | Specifies the paths to which the exception should be applied. The string argument should be created using the <a href="mailto:specify paths">specify paths</a> command. The -paths option cannot be used in conjunction with any of the other three path selection options (-from, -through, -to). |

Constraints

```
-through {instance | port | pin}
```

Specifies a Tcl list of a sequence of points that a path must traverse. Points to traverse can be ports, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances.

You can repeat the -through option to require that a path first must traverse one of the objects in the first set, then pass through one of the objects in the second set, and so on.

```
-to {instance | external_delay | clock | port | pin}
```

Specifies a Tcl list of endpoints for the paths. The endpoints can be output ports of your design, input pins of flip-flops, clock objects, or a combination of these, instances, or output ports.

### **Examples**

■ The following example assigns the paths from all inputs to all outputs to the group called I2O, which was previously defined by a define\_cost\_group command:

```
path_group -from /designs/*/ports_in/* -to /designs/*/ports_out/* -group I20
```

■ The following examples are equivalent and apply to paths starting from (clock) pin clk1:

```
path_group -from clk1
path_group -paths [specify_paths -from clk1]
```

#### Related Information

<u>Creating Path Groups and Cost Groups</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler.

<u>Performing Multi-Mode Timing Analysis</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler

Affects these commands: <u>define\_cost\_group</u> on page 217

report qor on page 361

report timing on page 373

specify paths on page 243

synthesize on page 256

Constraints

write encounter on page 188

write script on page 197

write sdc on page 199

Related commands: <u>create\_mode</u> on page 210

define clock on page 212

external delay on page 221

multi cycle on page 224

path adjust on page 229

path delay on page 233

path disable on page 237

specify paths on page 243

Sets these attributes: <u>Exception Attributes</u>

# Command Reference for Encounter RTL Compiler Constraints

# specify\_paths

```
specify_paths
     {-from {pin|port|clock|external delay|instance}... |
    -from_rise_clock {pin|port|clock|external_delay|instance}... |
    -from fall clock {pin|port|clock|external delay|instance}... |
    -from rise pin {pin|port|clock|external delay|instance}... |
    -from fall pin {pin|port|clock|external delay|instance}... |
    -through {pin|port|instance}... |
    -through_rise_pin {pin|port|instance}... |
    -through_fall_pin {pin|port|instance}...[-through...]...|
    -to {pin|port|clock|external delay|instance}... |
    -to rise clock {pin|port|clock|external delay|instance}... |
    -to_fall_clock {pin|port|clock|external_delay|instance}... |
    -to_rise_pin {pin|port|clock|external_delay|instance}... |
    -to_fall_pin {pin|port|clock|external_delay|instance}... }
    [-capture clock pins pin...
    -capture_clock_pins_rise_clock pin...
    -capture_clock_pins_fall_clock pin... |
    -capture_clock_pins_rise_pin pin...
    -capture_clock_pins_fall_pin pin... ]
     [-lenient] [-mode mode_name] [-domain clock_domain]
```

Creates a string that indicates the path of a particular timing exception. You must use the specify\_paths command as an argument to the -paths option in any of the timing exception commands. Paths can be selected using the -from, -through, -to, or -paths options. You must provide at least one of these three options.

The specify\_paths command gives you more detailed control when specifying timing exceptions than the -from, -through, -to options in these timing exceptions could provide.

## **Options and Arguments**

```
-capture_clock_pins pin
```

Specifies a Tcl list of sequential clock pins that capture data. This option can be useful with complex sequential cells such as RAMs that have multiple clock pins.

```
-capture_clock_pins_fall_clock pin
```

Specifies a Tcl list of sequential clock pins that capture data at the falling edge of the ideal clock waveform. This option can be useful with complex sequential cells such as RAMs that have multiple clock pins.

Constraints

-capture\_clock\_pins\_fall\_pin pin

Specifies a Tcl list of sequential clock pins that capture data at the fall transitions of the specified sequential clock pin. This option can be useful with complex sequential cells such as RAMs that have multiple clock pins.

-capture\_clock\_pins\_rise\_clock pin

Specifies a Tcl list of sequential clock pins that capture data at the rising edge of the ideal clock waveform.

-capture\_clock\_pins\_rise\_pin pin

Specifies a Tcl list of sequential clock pins that capture data at the rise transitions of the specified sequential clock pin.

-domain clock\_domain

Specifies a clock domain the paths should be restricted to.

-from {pin | port | clock | external\_delay | instance}

Specifies a Tcl list of start points for the paths. The start points can be input ports of your design, clock pins of flip-flops, clock objects, a combination of these, instances, or input ports to which specified external delay timing exceptions apply.

Also, if you specify both the -from option on an enable pin of a latch and the -lenient option, the paths starting on the D pin will also be included in the timing exception.

-from\_fall\_clock {pin | port | clock | external\_delay | instance}

Specifies a Tcl list of start points for the paths. The paths are restricted to launch at the falling edge of an ideal clock waveform. The start points can be input ports of your design, clock pins of flip-flops, clock objects, a combination of these, instances, or input ports to which specified external delay timing exceptions apply.

-from\_fall\_pin {pin | port | clock | external\_delay | instance}

Specifies a Tcl list of start points for the paths. The paths are restricted to fall transitions at the start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, a combination of these, instances, or input ports to which specified external delay timing exceptions apply.

Constraints

-from\_rise\_clock {pin | port | clock | external\_delay | instance}

Specifies a Tcl list of start points for the paths. The paths are restricted to launch at the rising edge of an ideal clock waveform. The start points can be input ports of your design, clock pins of flip-flops, clock objects, a combination of these, instances, or input ports to which specified external delay timing exceptions apply.

-from\_rise\_pin {pin | port | clock | external\_delay | instance}

Specifies a Tcl list of start points for the paths. The paths are restricted to rise transitions at the start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, a combination of these, instances, or input ports to which specified external delay timing exceptions apply.

Also, if you specify both the -from option on an enable pin of a latch and the -lenient option, the paths starting on the D pin will also be included in the timing exception.

> If a -from option is provided that is not a valid startpoint or a -to option is provided that is not a valid endpoint, then a warning is issued but the rest of the command succeeds. These invalid points are stored in the exception, but will not affect timing analysis results. A warning is also issued when using the report timing -lint command in this situation.

Indicates the path of a particular timing exception for a specified mode.

-through {pin | port | instance} Specifies a Tcl list of points that a path must traverse. Points to

traverse can be ports, hierarchical pins, pins on a sequential/ mapped combinational cells, or sequential/mapped combinational instances.

You can repeat the -through option to require that a path first must traverse one of the objects in the first set, then pass through one of the objects in the second set, and so on.

-lenient

-mode mode name

September 2007

245

Constraints

-through\_fall\_pin {pin | port | instance}

Specifies a Tcl list of points that a path must traverse. The path is restricted to fall transitions at the indicated points. Points to traverse can be ports, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances.

You can repeat the -through option to require that a path first must traverse one of the objects in the first set, then pass through one of the objects in the second set, and so on

-through\_rise\_pin {pin | port | instance}

Specifies a Tcl list of points that a path must traverse. The path is restricted to rise transitions at the indicated points. Points to traverse can be ports, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances.

You can repeat the -through option to require that a path first must traverse one of the objects in the first set, then pass through one of the objects in the second set, and so on

-to {pin | port | clock | external\_delay | instance}

Specifies a Tcl list of endpoints for the paths. The endpoints can be output ports of your design, input pins of flip-flops, clock objects, or a combination of these, instances, or output ports to which specified external delay timing exceptions apply.

-to\_fall\_clock {pin | port | clock | external\_delay | instance}

Specifies a Tcl list of endpoints for the paths. The paths are restricted to capture at the falling edge of an ideal clock waveform. The endpoints can be output ports of your design, input pins of flip-flops, clock objects, or a combination of these, instances, or output ports to which specified external delay timing exceptions apply.

-to\_fall\_pin {pin | port | clock | external\_delay | instance}

Specifies a Tcl list of endpoints for the paths. The paths are restricted to fall transitions at the endpoints. The endpoints can be output ports of your design, input pins of flip-flops, clock objects, or a combination of these, instances, or output ports to which specified external delay timing exceptions apply.

September 2007 246 Product Version 7.1.2

Constraints

-to\_rise\_clock {pin | port | clock | external\_delay | instance}

Specifies a Tcl list of endpoints for the paths. The paths are restricted to capture at the rising edge of an ideal clock waveform. The endpoints can be output ports of your design, input pins of flip-flops, clock objects, or a combination of these, instances, or output ports to which specified external delay timing exceptions apply.

```
-to_rise_pin {pin | port | clock | external_delay | instance}
```

Specifies a Tcl list of endpoints for the paths. The paths are restricted to rise transitions at the endpoints. The endpoints can be output ports of your design, input pins of flip-flops, clock objects, or a combination of these, instances, or output ports to which specified external delay timing exceptions apply.

# **Examples**

■ The following example specifies the paths for the path\_disable timing exception, by specifying a clock pin as startpoint without any other restrictions:

```
rc:/> path_disable -paths [specify_paths -from clk1]
```

■ The following example creates a group containing paths that are launched by clock clkl and which start with a rise pin transition at their startpoint:

```
rc:/> path_group -paths [specify_paths -from_rise_pin clk1] -group I20
```

■ The following example uses the -to fall clock option with a pin object:

```
rc:/> path_disable -paths [specify_paths -to_fall_clock ff1/D]
```

The above example specifies that the path\_disable command should be applied to paths that end at pin ff1/D and are captured by a falling edge of an ideal clock waveform.

■ Consider an input pin of a RAM that has setup arcs from both pin CK1 and CK2. The following example applies a timing exception to paths using the setup arcs from CK1, but not to paths using the setup arcs from CK2:

```
rc:/> path_disable -paths [specify_paths -capture_clock_pins RAM/CK1]
```

Constraints

#### **Related Information**

<u>Specifying Timing Exceptions</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler.

<u>Performing Multi-Mode Timing Analysis</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler

Affects these commands: <u>multi\_cycle</u> on page 224

path adjust on page 229path delay on page 233path disable on page 237

path group on page 240 report gor on page 361

report timing on page 373

write encounter on page 188

write script on page 197 write sdc on page 199

Related commands: <u>create\_mode</u> on page 210

define clock on page 212

external\_delay on page 221

multi cycle on page 224

path adjust on page 229

path\_delay on page 233

path disable on page 237

path group on page 240

Affects this attribute: paths

7

# **Synthesis**

- <u>elaborate</u> on page 250
- predict qos on page 252
- <u>retime</u> on page 254
- synthesize on page 256

**Synthesis** 

#### elaborate

```
elaborate [-parameters integer...] [top_module_name]...
     [-libpath path]... [-libext extension]...
```

Creates a design from a Verilog module or from a VHDL entity and architecture. Undefined modules and VHDL entities are labeled "unresolved" and treated as blackboxes.

**Note:** Before elaborating a design, load your library using the library attribute and load your design using the read\_hdl command into the rc shell.

## **Options and Arguments**

-libext extension Specifies the extension of the Verilog library files.

**Note:** User-specified extensions overwrite the default

extensions.

Default: .v and .v

-libpath path Specifies the search path to be used to look for unresolved

Verilog module instances.

You can specify a relative path with respect to the working

directory (.) or an absolute path.

**Note:** ~ is currently not supported.

module Specifies the name of the top-level module to elaborate.

If module is not specified, then all top-level modules are

elaborated.

**Note:** When reading in a structural file using the <u>read hdl</u> -netlist command, use this option to specify the top module

name.

-parameters integer

Changes the values of Verilog parameters or VHDL generics that are used within the top level code to the specified values.

Specify the new values in the same sequence as the parameter definitions appear in the code to ensure proper substitution during elaboration.

September 2007 250 Product Version 7.1.2

Synthesis

You can specify a parameter positionally, as an integer in the parameter list, or by name, as a two-element tcl list. The first element is the name and the second element is the value. For example, you can do either:

```
■ elaborate -parameters {5 10}
elaborate -parameters {{width 5} {depth 10}}
```

# **Examples**

In the following example, the top-level code contains the following parameters in this order:

```
parameter data_width1 = 8 ;
parameter data_width2 = 12 ;
parameter averg_period = 4 ;
```

The following command changes data\_width1 to 14, data\_width2 to 12, and averg\_period to 8 during elaboration:

```
rc:/>elaborate -parameters {14 12 8} TOP
```

The following example reads in file top.v which has an instance of module sub, but file top.v does not contain a description of module sub.

```
set_attr hdl_search_path { ../src ../incl }
elaborate -libpath ../mylibs -libpath /home/verilog/libs -libext ".h"
-libext ".v" top.v
```

The latter command is equivalent to

```
elaborate -libpath { ../mylibs /home/verilog/libs } -libext { ".h" ".v" } top.v
```

First, elaborate looks for the top.v file in the directories specified through the  $hdl\_search\_path$  attribute. After top.v is parsed, elaborate looks for undefined modules (such as sub) in the directories specified through the -libpath option. First, the tool looks for a file that corresponds to the name of the module appended by the first specified file extension (sub.h). Next, it looks for a file that corresponds to the name of the module appended by the next specified file extension (sub.v), and so on.

#### Related Information

Affected by this command: read hdl on page 167

Affected by this attribute: <u>library</u>

# predict\_qos

```
predict_qos [-reference_config_file string]
    [-parasitic_output_file string]
    [-abandon_existing_placement]
    [-ignore_scan_chains]
    [design]
```

Analyzes and optimizes the design for silicon. The predict\_qos command invokes Encounter. You will need an Encounter license to be available prior to the command's execution.

Specifically, the predict\_qos command generates a Silicon Virtual Prototype (SVP) to gauge the quality of silicon of the design. The steps in the SVP creation process include:

- Placement
- Trial route
- Parasitic extraction

The detailed placement information and the resistance and capacitance parasitics are then used for delay calculation and annotation of physical delays. The predict\_qos command will operate in incremental mode if the standard cells are placed. Use -abandon\_existing\_placement option to suppress this behavior. The predict\_qos command will perform virtual buffering by default.

The predict\_qos command will not work with encrypted netlists. Therefore, de-encrypt your netlist before using the predict\_qos command.

#### **Options and Arguments**

```
-abandon_existing_placement

Discards instance placement information.

design
Specifies the design for QoS prediction.

-ignore_scan_chains

Ignores the scan chain connections during placement estimation.

-parasitic_output_file string
```

Outputs the parasitics from QoS prediction in SPEF format to the specified filename.

-reference\_config\_file string

Specifies the configuration file to use as a template.

## **Examples**

■ The following example specifies the penny.conf as the configuration file template and hillary.spef as the outputted SPEF file:

rc:/> predict\_qos -reference\_config\_file rc\_enc\_des/penny.conf \
 -parasitic\_output\_file hscott.spef

### retime

Improves the performance of the design by either optimizing the area or the clock period (timing) of the design. If no option is specified, the <code>-min\_delay</code> option is implied. Optimization is realized through appropriately moving registers. The area optimization will not be done at the expense of timing. That is, optimizing the area will not degrade the timing.

#### **Options and Arguments**

design | subdesign | Specifies the name of the design or subdesign you want to retime.

-effort {high | medium | low}

The effort levels are only available for the min delay option.

high — RTL Compiler consumes as much time as necessary to provide the optimum timing solution.

medium — (default) Provides results that are approximately within 1% of the optimum solution.

10w — Provides a rough retiming estimate. This effort level provides the quickest results among the three effort levels.

Optimizes the design for area by minimizing the number of registers without degrading the critical path in the design.

Optimizes the design for timing. For the best results, you should first issue the retime -prepare command separately before issuing the retime -min delay command.

Prepares the design for retiming and then synthesizes the design. Specifically, the retime -prepare command prepares the design by constraining paths according to the path delays through registers (from inputs to outputs) as opposed to register to register. There is no need to separately issue the synthesize command after issuing the retime -prepare

command.

-min\_area

-min\_delay

-prepare

**Synthesis** 

## **Examples**

■ The following example retimes the design to optimize for timing:

```
rc:/> retime -prepare
rc:/> retime -min_delay
...
```

## **Related Information**

Related command: <u>synthesize</u> on page 256

Affected by these attributes: retime

dont retime

retime hard region

Related attributes: retime original registers

retime reg naming suffix

trace\_retime

## synthesize

```
synthesize [-csa_effort {high|medium|low}]
    [-effort {high|medium|low}]
    [-to_generic] [-to_mapped] [-incremental]
    [-no incremental] [design]...
```

Determines the most suitable design implementation using the given design constraints (clock cycle, input delays, output delays, technology library, and so on).

The synthesize command takes a list of top-level designs, synthesizes the RTL blocks, optimizes the logic, and performs technology mapping.

## **Options and Arguments**

```
-csa_effort {high | medium | low}
```

Controls the intensity of CSA optimization performed during RTL optimization.

Use the medium default setting. If this option causes problems in formal verification, use the -csa\_effort low option, which is independent of the synthesis -effort option.

You can use the high effort option for aggressive optimization; however, the complexity of the datapath optimization could pose a challenge for formal verification.

Default: medium

design

Specifies the name of the design to synthesize.

If you omit the design name, the top-level design of the current directory of the design hierarchy is used. If multiple top-level designs exist, all are synthesized.

```
-effort {high | medium | low}
```

Specifies the effort to use during optimization.

Default: medium

-incremental

Incrementally optimizes mapped gates. Allows the mapper to preserve the current implementation of the design and perform incremental optimizations if and only if the procedure guarantees an improvement in the overall cost of the design.

**Note:** This option only works with an already mapped design.

September 2007 256 Product Version 7.1.2

**Synthesis** 

-no\_incremental Disables incremental optimization.

-to\_generic Performs RTL optimization.

This is the default option if the RTL design has not been

optimized yet.

-to\_mapped Maps the specified design(s) to the cells described in the

supplied technology library and performs logic optimization. The aim of the optimization is to provide the smallest possible implementation of the synthesized design that still meets the

supplied timing goal.

This is the default option when the design is in the generic or

mapped state.

## **Examples**

■ The following example synthesizes and optimizes all of the top-level designs below the current position in the design hierarchy into generic logic.

rc:/> synthesize

The following table shows which actions are performed, depending on the state of the design.

Table 7-1 Actions Performed with No Option Specified

| Current Design State  |                     |                                                 |
|-----------------------|---------------------|-------------------------------------------------|
| RTL                   | Generic             | Mapped                                          |
| ■ RTL Optimization    | ■ Map               | ■ Unmap                                         |
|                       | ■ Incremental       | Remap                                           |
|                       | Optimizations       | <ul><li>Incremental<br/>Optimizations</li></ul> |
| (same as -to_generic) | (same as -to_mapped | (same as -to_mapped)                            |

■ The following example limits synthesis to a single design main:

rc:/> synthesize main

■ The following example maps multiple designs at the same time:

rc:/> synthesize -to\_mapped design1 design2

■ After the following example, the design in memory will be at the Boolean (generic) level of abstraction:

rc:/> synthesize -to\_generic

The following table shows the actions that are performed for the -to\_generic option depending on the state of the design.

Table 7-2 Actions Performed with -to\_generic Option Specified

|                    | Current Design State |                |
|--------------------|----------------------|----------------|
| RTL                | Generic              | Mapped         |
| ■ RTL Optimization | ■ nothing            | ■ Unmap design |

The following example requests mapping of the design:

rc:/> synthesize -to\_mapped

The following table illustrates how the -to\_mapped option affects the design:

Table 7-3 Actions Performed with -to\_mapped Option Specified

| Current Design State                            |                                                 |                                                 |
|-------------------------------------------------|-------------------------------------------------|-------------------------------------------------|
| RTL                                             | Generic                                         | Mapped                                          |
| ■ RTL Optimization                              | ■ Map                                           | ■ Unmap                                         |
| ■ Мар                                           | <ul><li>Incremental<br/>Optimizations</li></ul> | ■ Remap                                         |
| <ul><li>Incremental<br/>Optimizations</li></ul> |                                                 | <ul><li>Incremental<br/>Optimizations</li></ul> |

■ <u>Table 7-4</u> on page 259 illustrates how the -incremental option affects the design:

Table 7-4 Actions Performed with -incremental Option Specified

| Options                  | Current Design State             |                          |
|--------------------------|----------------------------------|--------------------------|
|                          | RTL/Generic                      | Mapped                   |
| -to_generic -incremental | Disable -incremental and proceed | Unmap design             |
| -to_mapped -incremental  | Disable -incremental and proceed | Incremental Optimization |
| -incremental             | Disable -incremental and proceed | Incremental Optimization |

#### **Related Information**

Affects these commands: report area on page 288

report clock gating on page 291

report datapath on page 298

report design rules on page 301

report gates on page 318

report power on page 349

report summary on page 371

report timing on page 373

## **Analysis and Report**

- all connected on page 264
- all des on page 265
- all des inps on page 266
- all des insts on page 267
- all des outs on page 268
- all des seqs on page 269
- <u>all lib</u> on page 271
- all lib bufs on page 272
- all lib ties on page 273
- check\_design on page 274
- clock ports on page 277
- fanin on page 278
- fanout on page 281
- report on page 284
- report area on page 288
- report cell\_delay\_calculation on page 290
- report clock gating on page 291
- report clocks on page 296
- report datapath on page 298
- report design rules on page 301
- report dft chains on page 302

**Analysis and Report** 

- report dft registers on page 306
- report dft setup on page 310
- report dft violations on page 315
- report disabled transparent latches on page 317
- report gates on page 318
- report hierarchy on page 321
- report instance on page 323
- report isolation on page 325
- report level shifter on page 328
- report memory on page 332
- report messages on page 333
- report net cap calculation on page 335
- report net delay calculation on page 336
- report net res calculation on page 338
- report nets on page 339
- report operand isolation on page 343
- <u>report ple</u> on page 345
- report port on page 347
- report power on page 349
- report power\_domain on page 358
- report qor on page 361
- report scan power on page 364
- report sequential on page 368
- report slew calculation on page 370
- report summary on page 371
- report timing on page 373
- report yield on page 380

Analysis and Report

report cdn loop breaker on page 381

**Analysis and Report** 

## all\_connected

```
all_connected {net | pin | port}...
```

If the specified object is a net, then the command returns the list of all the pins connected to the net only if these pins are a part of sequential or combinatorial instances. Pins belonging to hierarchical instances, although they maybe connected to the net, are not returned. If the object is a pin or a port, then the command returns the net connected to the pin or the port.

## **Options and Arguments**

| net  | Specifies a net. The ensuing list will return a list of all the pins connected to this net only if these pins are a part of sequential or combinatorial instances |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| pin  | Specifies a pin. The ensuing list will return the net connected to the pin.                                                                                       |
| port | Specifies a port. The ensuing list will return the net connected to the port.                                                                                     |

September 2007 264 Product Version 7.1.2

**Analysis and Report** 

#### all des

```
all des {inps | insts | outs | seqs}
```

Generates a Tcl list based on the specified object. For more information on specific all des commands, see Related Information.

## **Options and Arguments**

inps Generates a list of all input ports of the specified clock or clock

domain.

insts Generates a list of all the instances in the design.

outs Generates a list of all output ports of the specified clock or clock

domain.

seqs Generates a list of all the sequential instances in the design.

#### **Related Information**

Related commands: <u>all des inps</u> on page 266

all des insts on page 267

all des outs on page 268

all des segs on page 269

**Analysis and Report** 

## all des inps

```
all des inps [-clock clock...]
    [-clock_domains clock_domain...] [design]
```

Generates a Tcl list of all input ports of the specified clock or clock domain.

## **Options and Arguments**

| -clock clock        | Returns a list of input ports for the specified clock or clocks.                                                                               |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| -clock_domains cloc | k_domain                                                                                                                                       |
|                     | Returns a list of input ports for the specified clock domain or domains.                                                                       |
| design              | Returns a list of input ports for the specified design. If a design is not specified, the input ports for the current design will be returned. |

## **Example**

■ The following example returns all the input ports for the clock named clock1:

```
rc:/> all des inps -clock clock1
{/designs/PENNY/ports_in/in1[3]} {/designs/PENNY/ports_in/in1[2]}
{/designs/PENNY/ports_in/in1[1]} {/designs/PENNY/ports_in/in1[0]}
{/designs/PENNY/ports_in/in2[3]} {/designs/PENNY/ports_in/in2[2]}
{/designs/PENNY/ports_in/in2[1]} {/designs/PENNY/ports_in/in2[0]}
```

**Analysis and Report** 

### all des insts

```
all des insts [-unresolved] [design]
```

Generates a Tcl list of all instances in the specified design. You can return a list of only unresolved instances by specifying the -unresolved option.

#### **Options and Arguments**

design Returns a list of instances for the specified design. If a design is

not specified, the instances for the current design will be

returned.

-unresolved List only unresolved instances and omit everything else.

### **Example**

■ The following example returns a list of all instances in the design named STONE:

```
rc:/> all des insts STONE
/designs/STONE/instances_hier/inst1
/designs/STONE/instances_hier/inst1/instances_comb/g1
/designs/STONE/instances_hier/inst1/instances_comb/g2
/designs/STONE/instances_hier/inst1/instances_comb/g3
/designs/STONE/instances_hier/inst1/instances_comb/g4
/designs/STONE/instances_hier/inst2
/designs/STONE/instances_hier/inst2/instances_comb/g1
/designs/STONE/instances_hier/inst2/instances_comb/g2
/designs/STONE/instances_hier/inst2/instances_comb/g3
/designs/STONE/instances_hier/inst2/instances_comb/g4
```

**Analysis and Report** 

### all des outs

```
all des outs
    [-clock clock...] [-clock_domains clock_domain...]
    [design]
```

Generates a Tcl list of all output ports of the specified clock or clock domain.

## **Options and Arguments**

-clock *clock* Returns a list of output ports for the specified clock or clocks.

This option is to find the ports with respect to a clock waveform, not a clock input port. It is valid only after you constrain the

input and output ports.

-clock\_domains clock\_domain

Returns a list of output ports for the specified clock domain or

domains.

design Returns a list of output ports for the specified design. If a design

is not specified, the output ports for the current design will be

returned.

#### **Example**

■ The following example returns all the output ports for the clock named clock1:

```
rc:/> all des outs -clock clock1
{/designs/STONE/ports_out/out1[1]} {/designs/STONE/ports_out/out1[0]}
{/designs/STONE/ports_out/out2[3]} {/designs/STONE/ports_out/out2[1]} {/designs/STONE/ports_out/out2[0]}
/designs/STONE/ports_out/out3 /designs/STONE/ports_out/out4
```

Analysis and Report

## all des seqs

```
all des seqs
    [-clock clock...] [-clock_domains clock_domain...]
    [-exclude instance...]
    [-level_sensitive] [-edge_triggered]
    [-no_hierarchy]
    [-data_pins] [-output_pins] [-clock_pins]
    [-master_slave] [-slave_clock_pins]
    [-inverted_output][design...]
```

Generates a Tcl list of all the flip-flops and latches in the design. Use the -level\_sensitive option to return only the latches in the design.

## **Options and Arguments**

| -clock clock         | Returns a list of sequential instances for the specified clock or clocks.                                                                                        |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -clock_domains clock | k_domain                                                                                                                                                         |
|                      | Returns a list of sequential instances for the specified clock domain or domains.                                                                                |
| -clock_pins          | Returns the clock pins in the design.                                                                                                                            |
| -data_pins           | Only returns a list of data pins.                                                                                                                                |
| design               | Returns a list of sequential instances for the specified design. If a design is not specified, the sequential instances for the current design will be returned. |
| -edge_triggered      | Only returns a list of flip-flops in the design.                                                                                                                 |
| -exclude instance    | Specifies a list of instances to be excluded.                                                                                                                    |
| -inverted_output     | Returns sequential instances that have an inverted output (Qbar)                                                                                                 |
| -level_sensitive     | Only returns a list of latches in the design.                                                                                                                    |
| -master_slave        | Returns the master slave flops.                                                                                                                                  |
| -no_hierarchy        | Returns sequential elements only at the top-level.                                                                                                               |
| -output_pins         | Returns the output pins in the design.                                                                                                                           |
| -slave_clock_pins    | Returns the slave clock pins of master slave flops.                                                                                                              |

September 2007 269 Product Version 7.1.2

**Analysis and Report** 

## **Examples**

■ The following example returns all the sequential instances for the design named REID:

```
rc:/> all des seqs REID
{/designs/REID/instances_hier/accuml/instances_seq/r_reg[1]}
{/designs/REID/instances_hier/accuml/instances_seq/r_reg[2]}
{/designs/REID/instances_hier/accuml/instances_seq/r_reg[3]}
```

■ The following example returns all the data pins for the design named REID:

```
rc:/> all des seqs REID -data_pins
{/designs/cpu/instances_hier/accuml/instances_seq/r_reg[1]/pins_in/d}
{/designs/cpu/instances_hier/accuml/instances_seq/r_reg[2]/pins_in/d}
{/designs/cpu/instances_hier/accuml/instances_seq/r_reg[3]/pins_in/d}
```

■ The following example returns the master slave clock with the <code>-master\_slave</code> option and then the slave clock pins of that master slave clock with the <code>-slave\_clock\_pins</code> option. If you are using the <code>map\_to\_master\_slave\_lssd</code> attribute, you must specify it before loading any libraries.

```
rc:/> set_attribute map_to_master_slave_lssd true
rc:/> set_attribute library jess.lib
...
rc:/> all des seqs -master_slave

/designs/summers/instances_seq/flop
rc:/> all des seqs -slave_clock_pins
/designs/summers/instances_seq/flop/pins_in/t0
```

#### **Related Information**

Related attributes: <u>lssd\_master\_clock</u>

map to master slave Issd

**Analysis and Report** 

## all lib

all lib {bufs | ties}

Generates a Tcl list of library cell objects based on the specified object. For more information on specific all lib commands, see <u>Related Information</u>.

## **Options and Arguments**

bufs Generates a list of all the buffers in the loaded library.

ties Generates a list of all the tie-cells in the loaded library.

#### **Related Information**

Related commands: <u>all lib bufs</u> on page 272

all lib ties on page 273

**Analysis and Report** 

## all lib bufs

all lib bufs

Generates a Tcl list of all the buffers in the loaded library or libraries.

## **Example**

■ The following example returns all the buffers that were defined in the loaded library:

rc:/> all lib bufs

/libraries/amyreid/libcells/BUFX1 /libraries/amyreid/libcells/BUFX12 /libraries/amyreid/libcells/BUFX16 /libraries/amyreid/libcells/BUFX2

**Analysis and Report** 

## all lib ties

```
all lib ties {-lo | -hi | -hilo}
```

Generates a Tcl list of all the tie-cells in the loaded library.

## **Options and Arguments**

| -hi | Returns only a list of tie-hi cells ( | 1 value tie cells). |
|-----|---------------------------------------|---------------------|
|-----|---------------------------------------|---------------------|

-hilo Returns only a list of tie-hi-lo cells (0 and 1 value tie cells).

-10 Returns only a list of tie-lo cells (0 value tie cells).

## **Example**

■ The following example returns a list of all tie-hi cells in the library named LUX:

```
rc:/> all lib ties -hi
/libraries/LUX/libcells/TIEHI /libraries/LUX/libcells/ANTENNA
```

**Analysis and Report** 

## check\_design

```
check_design [-undriven] [-unloaded] [-multidriven]
        [-unresolved] [-constant] [-assigns] [-all]
        [design] [> file]
```

Provides information on undriven and multi-driven ports and pins, unloaded sequential elements and ports, unresolved references, constant connected ports and pins, fanouts, and any assign statements in the given design.

By default, if you do not specify an option, the check\_design command reports a summary table with this information.

## **Options and Arguments**

| -all         | Reports all the information for the design with a summary at the end.  |
|--------------|------------------------------------------------------------------------|
| -assigns     | Reports assign statements in the design.                               |
| -constant    | Reports ports and pins in the design that are constant connected.      |
| design       | Specifies the name of the design to write the report.                  |
| file         | Specifies the name of the file to write the report.                    |
| -multidriven | Reports ports and pins in the design that are multi-driven.            |
| -undriven    | Reports ports and pins in the design that are undriven.                |
| -unloaded    | Reports ports and sequential elements in the design that are unloaded. |
| -unresolved  | Reports unresolved references and empty modules in the design.         |

## **Examples**

■ The following example reports all the information (assigns, constants, multi-driven, undriven, unloaded, and unresolved) on the design.

```
rc:\> check_design -all
Check Design Report
-----
Unresolved References & Empty Modules
```

**Analysis and Report** 

```
No unresolved references in design 'm1'
design 'm1' has the following empty module(s)
sub
Total number of empty modules in design 'm1': 1
Unloaded Pin(s), Port(s)
design 'm1' has the following unloaded sequential elements:
/designs/ml/instances_seq/bx_reg
Total number of unloaded sequential elements in design 'm1': 1
No unloaded port in 'm1'
Assigns
Encountered an assign statement at subport '/designs/ml/instances_hier/sub/
subports_out/out[1]' in subdesign sub
Encountered an assign statement at subport '/designs/ml/instances_hier/sub/
subports_out/out[0]' in subdesign sub
Total number of assign statements in design 'm1' : 2
Undriven Port(s)/Pin(s)
______
The following combinational pin(s) in design 'm1' are undriven
/designs/m1/instances_comb/g22/pins_in/A
/designs/m1/instances_comb/g24/pins_in/A
Total number of combinational undriven pins in design 'm1': 2
The following sequential pin(s) in design 'm1' are undriven
/designs/m1/instances_seq/bx_reg5/pins_in/D
/designs/m1/instances_seq/bx_reg7/pins_in/D
Total number of sequential undriven pins in design 'm1': 2
The following port(s) in design 'm1' are undriven
/designs/m1/ports_out/co
/designs/ml/ports_out/fo
Total number of undriven port(s) in design 'm1' : 2
Multidriven Port(s)/Pin(s)
______
No multidriven combinational pin in 'm1'
No multidriven sequential pin in 'm1'
No multidriven ports in 'm1'
 Constant Pin(s)
```

## **Analysis and Report**

\_\_\_\_\_

No constant combinational pin(s) in design 'm1' design 'm1' has the following constant input sequential pin(s) /designs/m1/instances\_seq/bx\_reg3/pins\_in/D /designs/m1/instances\_seq/bx\_reg4/pins\_in/D Total number of constant sequential pins in design 'm1' : 2 No constant connected ports in design 'm1'

#### Summary

-----

| Name                  | Total |
|-----------------------|-------|
|                       |       |
| Unresolved References | 0     |
| Empty Modules         | 1     |
| Unloaded Port(s)      | 0     |
| Unloaded Pin(s)       | 1     |
| Assigns               | 2     |
| Undriven Port(s)      | 2     |
| Undriven Pin(s)       | 4     |
| Multidriven Port(s)   | 0     |
| Multidriven Pin(s)    | 0     |
| Constant Port(s)      | 0     |
| Constant Pin(s)       | 2     |

Done Checking the design.

September 2007 276 Product Version 7.1.2

**Analysis and Report** 

## clock\_ports

clock\_ports [design]

Returns input ports of your design that are clock inputs.

**Note:** Only input ports at the top level are listed. Gated clocks and clock pins that are present in the hierarchical design internally (typical PLL outputs) will not be identified.

**Note:** This command is useful when you are working with an unfamiliar design.

## **Options and Arguments**

design

Specifies the design for which you want to list the clock input ports.

## **Examples**

■ The following example finds all of the clock ports of a design:

```
rc:/> clock_ports
/designs/alu/ports_in/clock
```

■ In the following example, the clock\_ports command is embedded within a define\_clock command to apply a clock waveform to all clock input ports of the design:

```
rc:/> define_clock -period 3000 -name clock1 [clock_ports]
```

#### **Related Information**

Affected by this command: <u>define\_clock</u> on page 212

**Analysis and Report** 

### fanin

fanin

```
[-min_logic_depth integer] [-max_logic_depth integer]
[-min_pin_depth integer] [-max_pin_depth integer]
[-startpoints] [-structural] {pin | port | subport}...
```

Returns all the pins, ports, and subports in the fanin cone for the specified pins and ports.

## **Options and Arguments**

```
-max_logic_depth integer
```

Specifies the maximum number of logic levels to go back to report the fanin cone information.

Default: Infinity

-max\_pin\_depth integer

Specifies the maximum number of pin levels to go back to report the fanin cone information.

Default: Infinity

-min\_logic\_depth integer

Specifies the minimum number of logic levels to go back to report the fanin cone information.

Default: 0

-min\_pin\_depth integer

Specifies the minimum number of pin levels to go back to report the fanin cone information.

Default: 0

{pin | port} Specifies the name of a pin or port for which you want the fanin

cone information.

-startpoints Returns only timing start points in the fanin cone.

-structural Specifies a structural trace based on connectivity instead of a

timing trace, which is based on timing arcs.

**Note:** If there are missing timing arcs, for example, when using the SDC set\_case\_analysis command, the traces may

report different results.

**Analysis and Report** 

## **Examples**

Consider the design below.



The following example returns all the pins in the fanin cone for port out:

```
rc:/> fanin out
/designs/test/instances_seq/out_reg/pins_out/Q
/designs/test/instances_seq/out_reg/pins_in/CK
```

■ The following example specifies to only return the startpoint for port out shown in the design above:

```
rc:/> fanin out
/designs/test/instances_seq/out_reg/pins_in/CK
```

■ The following example executes a path disable from all the start points that fan out to reg1/D:

```
rc:/> path_disable -from [fanin -startpoint reg1/D]
```

■ The following example queries the fanin of the output pin S of the combinational instance adder shown in Figure 8-1.

```
rc:/> fanin -startpoint S
```

In this case, the command returns input port IN and clock pin CK

■ Use the ls -dir command to format the output:

```
rc:/designs/malexander/ports_in> ls -dir [fanin in1[0]]
/designs/malexander/instances_hier/inst1/instances_comb/g43/pins_in/A
/designs/malexander/instances_hier/inst1/instances_comb/g43/pins_out/Y
/designs/malexander/ports_out/out1[1]
/designs/malexander/ports_out/out3
```

■ Use the ls -dir command with the redirect arrow to redirect the output to the specified file:

**Analysis and Report** 

rc:/designs/malexander/ports\_in> ls -dir [fanin in1[0]] > malexander.txt
You can also use the append arrows (">>").

Figure 8-1 Example Design for fanin



■ The following example queries the fanin of the output pin S of the combinational instance adder shown in Figure 8-1, but without using the -startpoint option.

rc:/> fanin S

In this case, the command returns in addition to the input port IN and clock pin CK, pins A and Q.

**Analysis and Report** 

#### fanout

fanout

```
[-min_logic_depth integer] [-max_logic_depth integer]
[-min_pin_depth integer] [-max_pin_depth integer]
[-endpoints] [-structural] {pin | port}...
```

Returns all the pins and ports in the fanout cone for the specified pins and ports.

## **Options and Arguments**

-endpoints Returns only timing end points in the fanout cone.

-max\_logic\_depth integer

Specifies the maximum number of logic levels to go back to report the fanout cone information.

Default: Infinity

-max\_pin\_depth integer

Specifies the maximum number of pin levels to go back to report the fanout cone information.

Default: Infinity

-min\_logic\_depth integer

Specifies the minimum number of logic levels to go back to report the fanout cone information.

Default: 0

-min\_pin\_depth integer

Specifies the minimum number of pin levels to go back to report the fanout cone information.

Default: 0

{pin | port} Specifies the name of a pin or port for which you want the

fanout cone information.

-structural Specifies a structural trace based on connectivity instead of a

timing trace, which is based on timing arcs.

**Note:** If there are missing timing arcs, for example, when using the SDC set\_case\_analysis command, the traces may

report different results.

**Analysis and Report** 

## **Examples**

■ The following example returns all the pins in the fanout cone of port en in the design shown in Figure 8-2 on page 282:

```
rc:/> fanout en
/designs/test/instances_comb/g170/pins_in/SL
/designs/test/instances_comb/g170/pins_out/Z
/designs/test/instances_seq/var2_reg/pins_in/D
/designs/test/instances_comb/g169/pins_in/A1
/designs/test/instances_comb/g169/pins_out/Z
/designs/test/instances_seq/out_reg/pins_in/D
```

Figure 8-2 Example Design for fanout



■ The following example executes a path disable on all the endpoints to which reg1/CK fans out:

```
rc:/> path_disable -to [fanout -endpoint reg1/CK]
```

■ The following example specifies to go back two logic levels to report the fanout cone information:

```
rc:/> fanout -max_pin_depth 2
/designs/top/instances_hier/m1/instances_comb/g2/pins_in/in_0
```

■ Use the ls -dir command to format the output:

```
rc:/designs/malexander/ports_in> ls -dir [fanout in1[0]]
/designs/malexander/instances_hier/inst1/instances_comb/g43/pins_in/A
/designs/malexander/instances_hier/inst1/instances_comb/g43/pins_out/Y
/designs/malexander/ports_out/out1[1]
/designs/malexander/ports_out/out3
```

■ Use the ls -dir command with the redirect arrow to redirect the output to the specified file:

Analysis and Report

rc:/designs/malexander/ports\_in> ls -dir [fanout in1[0]] > malexander.txt
You can also append arrows (">>").

**Analysis and Report** 

## report

Generates the specified report on synthesis results. For more information, see the <u>Related</u> Information.

You can automatically write out a gzip compressed report file. For example:

```
report port sample.gz
```

**Note:** The report memory command does not support the gzip compressed output.

#### **Options and Arguments**

| area                         | Reports the area of the synthesized and mapped design.          |  |
|------------------------------|-----------------------------------------------------------------|--|
| cell_delay_calculation       |                                                                 |  |
|                              | Reports how the cell delay of a libcell instance is calculated. |  |
| clock_gating                 | Reports clock-gating information for the design.                |  |
| clocks                       | Generates a report on the clocks of the current design.         |  |
| cwd                          | Generates a ChipWare Developer report.                          |  |
| datapath                     | Reports datapath operators that were inferred from the design.  |  |
| design_rules                 | Reports the design rule violations.                             |  |
| dft_chains                   | Reports the scan chain data for the design.                     |  |
| dft_registers                | Reports the scan status of all flip-flops in the design.        |  |
| dft_setup                    | Reports the DFT setup information.                              |  |
| dft_violations               | Reports the DFT violations.                                     |  |
| disabled_transparent_latches |                                                                 |  |

Reports disabled transparent latches.

**Analysis and Report** 

gates Generates a gates report.

hierarchy Reports the design hierarchy information.

instance Generates a report on the instances of the current design.

isolation Reports isolation cell information for the design.

level\_shifter Reports level-shifter information for the design.

memory Reports the memory usage in the compilation environment.

messages Generates a summary of error messages that have been

issued.

net\_cap\_calculation Reports how the capacitance of the net is calculated.

net\_delay\_calculation

Reports how the net delay is calculated.

net\_res\_calculation Reports how the resistance of the net is calculated.

nets Generates a report on the nets of the current design.

operand\_isolation Reports operand-isolation information for the design.

ple Reports physical layout estimation data

port Generates reports on the ports of the current design.

power Generates a power leakage report.

power\_domain Generates a report with power domain information.

gor Generates a QoR report.

scan\_power Reports estimated power of design during scan test

slew\_calculation Reports how the slew on the driver pin of a libcell instance is

calculated.

sequential Generates a report on the sequential elements of the design.

summary Generates an area, timing, and design rule violations report.

timing Generates a timing report.

yield Generates a yield report.

**Analysis and Report** 

#### Related Information

Related commands: report area on page 288

report cell\_delay\_calculation on page 290

report clock gating on page 291

report clocks on page 296

report datapath on page 298

report design rules on page 301

report dft chains on page 302

report dft\_registers on page 306

report dft setup on page 310

report dft violations on page 315

report disabled\_transparent\_latches on page 317

report gates on page 318

report hierarchy on page 321

report instance on page 323

report isolation on page 325

report level shifter on page 328

report memory on page 332

report messages on page 333

report net cap calculation on page 335

report net delay calculation on page 336

report net res calculation on page 338

report nets on page 339

report operand isolation on page 343

report ple on page 345

report port on page 347

report power on page 349

**Analysis and Report** 

report power domain on page 358
report qor on page 361
report scan power on page 364
report sequential on page 368
report slew calculation on page 370
report summary on page 371

report timing on page 373

report yield on page 380

**Analysis and Report** 

## report area

```
report area
  [-depth integer] [-min_count integer]
  [design]... [> file]
```

Reports the total count of cells mapped against the hierarchical blocks in the current design, the wireload model adopted for each of the blocks, and the combined cell area in each of the blocks and the top level design (hierarchical breakup). Area numbers are based on the cell implementations taken from the technology library after mapping.

The "Net Area" column in the report refers to the estimated post-route net area and is only meaningful if you read in the LEF libraries. Net area is based on the minimum wire widths defined in the LEF and capacitance table files and the area of the design blocks.

#### **Options and Arguments**

| -depth integer     | Specifies the number of levels of recursion.                                                                                                |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| design             | Specifies the design for which you want to generate a report. You can also cd into the particular design directory and generate the report. |
| file               | Specifies the name of the file to which to write the report.                                                                                |
| -min_count integer | Specifies the minimum instance count per block.                                                                                             |

## **Examples**

■ The following example generates the area report for the current design:

```
> report area
______
 Generated by: RTL Compiler (RC) version
Generated on: Current date Current time
 Module:
                 alu
 Technology library: tutorial 1.0
 Operating conditions: typical_case (balanced_tree)
 Wireload mode: enclosed
______
******* Area *******
           Cells Cell Area Net Area Wireload
Instance
             210 378 0 AL_MEDIUM (S)
61 101 0 AL_MEDIUM (S)
alu
 ops1_add_25
(S) = wireload was automatically selected
```

Analysis and Report

## **Related Information**

Affected by this command: <u>synthesize</u> on page 256

Affected by this attribute <u>shrink factor</u>

Analysis and Report

# report cell\_delay\_calculation

```
report cell_delay_calculation {-from_pin pin}
    {-to_pin pin} [-from_rise] [-from_fall] [-to_rise]
    [-to_fall] [> file]
```

Reports how the cell delay is calculated from the look up table in the loaded technology library. Specify the cell by choosing its the driving and loading pins. The formula for calculating the delay is provided at the bottom of the report.

## **Options and Arguments**

| file               | Redirects the report to the specified file.           |
|--------------------|-------------------------------------------------------|
| -from_pin pin      | Specifies the driving pin.                            |
| -from_fall         | Uses the fall delay calculation from the driving pin. |
| -from_rise         | Uses the rise delay calculation from the driving pin. |
| -to_fall           | Uses the fall delay calculation of the loading pin.   |
| -to_pin <i>pin</i> | Specifies the loading pin.                            |
| -to_rise           | Uses the rise delay calculation of the loading pin.   |

September 2007 290 Product Version 7.1.2

**Analysis and Report** 

# report clock\_gating

```
report clock_gating
   [ -preview [-gated_ff]
        [-clock clock_list | -clock_pin {pin|port|subport}...]
   | [-gated_ff] [-ungated_ff] [-no_hierarchical]
        [-summary] [-detail]
   | {-clock clock_list | -clock_pin {pin|port|subport}...}
        [-detail]
   | -cg_instance cg_instance...
   | -multi_stage ] [> file]
```

Reports clock-gating information for the design.

**Note:** After importing third-party clock-gating logic, this clock-gating logic will be reported as "RC Clock Gating Instances."



If you use a user-defined clock-gating module, you need to change your current location in the hierarchy to the design directory, before you enter this command.

### **Options and Arguments**

```
-cg_instance
```

Reports detailed clock-gating information for the specified clock-gating instances. Information includes the library cell used for the clock-gating cell, the clock-gating style, the signals connected to the inputs and outputs of the gating logic, and the flip-flops gated by this gating cell.

A clock-gating instance is the hierarchical instance with the clock-gating logic inside.

```
-clock clock_list
```

Limits the report to the specified clocks. The specified clocks must that have been defined through either the define\_clock command or through the SDC constraints.

```
-clock_pin {pin | port| subport}
```

Limits the report to the specified clock pins. Use this option if you did not define the clocks. You can specify clock pins, clock ports or clock subports.

**Note:** If both -clock and -clock\_pin options are specified, the -clock option takes precedence.

September 2007 291 Product Version 7.1.2

**Analysis and Report** 

-detail Reports detailed clock-gating information. Lists all the

> clock-gating instances inserted, including the library cell used for the clock-gating cell, the clock-gating style, the signals connected to the inputs and outputs of the gating logic, and the

flip-flops gated by this gating cell.

If you specify only this option, the return value of this command is the total number of clock-gating logic inserted in the design.

Specifies the name of the file to which to write the report. file

-gated ff Reports all the flip-flops that are clock gated and the

clock-gating instances that gate the flip-flops.

If you specify only this option, the return value of this command is the total number of flip-flops that are gated in the design.

If you specify this option with the -preview option, the report adds for each combination of clock and enable inputs (listed in the report) the names of the flip-flops that can potentially be

gated.

Shows the clock-gating instance hierarchy. This option cannot -multi\_stage

be combined with any other options.

Limits the clock-gating information to the current module. -no hierarchical

> By default, the report command traverses the hierarchy starting from the current module and reports all the clock gating found in

the current module and its children modules.

Shows the potential reduction in the clock toggling when -preview

clock-gating logic would be inserted—without making any

modifications to the netlist.

Use this option on an unmapped or partially mapped design.

If you did not define the clocks, you must specify the

-clock\_pin option to identify a clock.

**Note:** If both -clock and -clock\_pin options are specified,

the -clock option takes precedence.

September 2007 292 Product Version 7.1.2

**Analysis and Report** 

-summary

Prints a summary report of the clock gating inserted in the design that includes the number of clock-gating instances, the number of gated flip-flops, and the number of ungated flip-flops.

**Note:** The first two lines refer to the *leaf* clock-gating instances (RC and non-RC) that were added. If multi-stage clock gating is present, two more lines are added to the top of the summary reporting the multi-stage clock gating instances (RC and non-RC).

If used with other options, a summary report is printed at the end.

If you specify only this option, the return value of this command is the total number of clock-gating logic inserted in the design.

If no other options specified, you will get a summary report by default.

-ungated\_ff

Reports all the flip-flops that are not clock gated, and lists the reason why they are not clock gated.

If you specify only this option, the return value of this command is the total number of flip-flops that are not gated in the design.

### **Examples**

The following reports show output generated after clock gating has been inserted.

■ The following command reports all the flip-flops that are clock gated. In this case, the return value of the command is 8.

8

**Analysis and Report** 

■ The following command reports the number of flip-flops that are clock gated by the specified clock.

■ The following command reports all the flip-flops that are not clock gated. In this case, the return value of the command is 1.

1

The following command generates detailed clock-gating information for the specified clock-gating instance:

```
rc:/> report clock_gating -cg_instance RC_CG_HIER_INST
Info: Since -cg_instance option is specified, all other options are ignored.
______
Detail
Clock Gating Instance : RC_CG_HIER_INST
 Origin:
                     Inserted by RC
 Libcell:
                     TLATNTSCAX2 (slow)
 Style:
                     latch posedge precontrol
                     alu (alu)
 Module:
                     Leaf level CG Instance
 Type:
 Inputs:
                     clock (/designs/alu/ports in/clock)
                     TCF = (0.75000, 0.571429/ns)
   enable
                     ena (/designs/alu/ports_in/ena)
               =
                     TCF = (0.50000, 0.020000/ns)
   test
               =
                     LOGIC0
 Outputs:
   ck_out
               =
                     rc_gclk_420
                     TCF = (0.37380, 0.310000/ns)
 Gated FFs:
```

Analysis and Report

| Module    | Clock Gating Instance | Fanout | Gated Flip-flops                                        |
|-----------|-----------------------|--------|---------------------------------------------------------|
| alu       | RC_CG_HIER_INST       | 8      | aluout_reg[0] aluout_reg[1] aluout_reg[2] aluout_reg[6] |
| <br>Total | <br>1                 | <br>8  | aluout_reg[7]                                           |
| =======   |                       | ====== | ==========                                              |
| 1         |                       |        |                                                         |

#### **Related Information**

Previewing the Effect of Clock Gating in Low Power in Encounter RTL Compiler

Reporting Clock-Gating Information in Low Power in Encounter RTL Compiler

Clock Gating Cell Specification in the Library Guide for Encounter RTL Compiler.

Affected by this command: <u>synthesize</u> on page 256

Affected by these attributes: <u>Ip clock gating add obs port</u>

lp clock gating add reset

lp clock gating cell

Ip clock gating control point

Ip clock gating exclude

lp clock gating style

**Analysis and Report** 

# report clocks

```
report clocks
  [-ideal] [-generated]
  [clock]... [-mode mode_name] [> file]
```

Generates a report on the clocks of the current design. Reports the clock period, rise, fall, domain, setup uncertainty, latency, clock ports or sources in the current design.

Use the -generated option to report generated clock information, and use the -ideal option to report an ideal clock - clock relationship.

#### **Options and Arguments**

| clock | Specifies | the name of | f the clock | for which | you want to generate |
|-------|-----------|-------------|-------------|-----------|----------------------|
|       |           |             |             |           |                      |

the report.

file Specifies the name of the file to which to write the report.

-generated Adds generated clock information to the description,

uncertainty, and the relationship table.

-ideal Reports a clock description with the ideal clock - clock

relationship.

-mode mode\_name Generates a report by mode on the clocks of the current design.

#### **Example**

The following example generates a clock report with generated clock information added to the table:

```
rc:/> report clocks -generated
______
 Generated by:
                 RTL Compiler (RC) Version
 Generated on:
                 Date
 Module:
                 test
 Technology library:
                 tutorial 1.0
 Operating conditions:
                 typical_case (balanced_tree)
 Wireload mode:
                 enclosed
______
Clock Description
_____
```

Clock No of

**Analysis and Report** 

|       | Period    |           |          |       |        |          | _       |      |           |
|-------|-----------|-----------|----------|-------|--------|----------|---------|------|-----------|
|       | 4000.0    |           |          |       |        |          |         | 5    |           |
| CLK2  | 2000.0    | 0.0       | 1000.0   | dom   | ain_1  | С        |         | 0    |           |
| CLK3  | 3000.0    | 0.0       | 1500.0   | dom   | ain_2  | Clk1     |         | 5    |           |
| CLK4  | 6000.0    | 0.0       | 3000.0   | dom   | ain_2  | C1       |         | 0    |           |
| Clock | Network L | atency /  | Setup (  | Jncer | tainty |          |         |      |           |
|       |           |           |          |       |        |          |         |      |           |
|       | Network   | Networ    | k Sour   | cce   | Sourc  | e Se     | etup    |      | Setup     |
| Clock | Latency   | Latenc    | y Later  | гсу   | Latenc | y Uncert | cainity | Unce | ertainity |
| Name  | Rise      | Fall      | Ris      | se    | Fall   | R        | ise     |      | Fall      |
|       |           |           |          |       |        |          |         |      |           |
| CLK1  | 140.0     | 140.      | 0 150    | 0.0   | 150.   | 0        | 100.0   |      | 100.0     |
| CLK2  | 120.0     | 120.      | 0 120    | 0.0   | 120.   | 0        | 110.0   |      | 110.0     |
| CLK3  | 100.0     | 100.      | 0 100    | 0.0   | 100.   | 0        | 100.0   |      | 100.0     |
| CLK4  | 0.0       | 0.        | 0 (      | 0.0   | 0.     | 0        | 0.0     |      | 0.0       |
| Clock | Relations | ship (wit | h uncert | caini | ty & 1 | atency)  |         |      |           |
|       |           |           |          |       |        |          |         |      |           |
|       | То        |           |          |       |        |          |         |      |           |
|       |           |           |          |       |        |          |         |      |           |
|       | CLK1      |           |          |       |        |          |         |      |           |
|       | CLK2      |           |          |       |        |          |         |      |           |
|       | CLK1      |           |          |       |        |          |         |      |           |
|       | CLK2      |           |          |       |        |          |         |      |           |
|       | CLK3      |           |          |       |        |          |         |      |           |
| CLK3  | CLK4      | 2800.0    | 2800.0   | 13    | 00.0   | 1300.0   |         |      |           |
| CLK4  | CLK3      | 3100.0    | 1600.0   | 31    | 0.00.  | 1600.0   |         |      |           |
| CLK4  | CLK4      | 6000.0    | 3000.0   | 30    | 00.0   | 6000.0   |         |      |           |

#### **Related Information**

<u>Performing Multi-Mode Timing Analysis</u> in <u>Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler</u>

Affected by this command: <u>create mode</u> on page 210

**Analysis and Report** 

# report datapath

```
report datapath [-full_path]
    [-no_header] [-no_area_statistics]
    [-mux] [-all] [-max_width string]
    [-print_instantiated] [-print_inferred]
    [design] [> file]
```

Reports datapath operators that were inferred from the design. This command is available after elaboration. You must set the set the <a href="https://hdl.track.filename.row.col">hdl track filename.row.col</a> attribute to true to enable filename, column, and line number tracking in the datapath report; otherwise these headings will be hidden.

### **Options and Arguments**

| -all                     | Reports all datapath operators present in the design including muxes.                                                                                               |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                          | <b>Note:</b> The mux operators are different from the MUX library cells that are picked by the mapper or are available in the technology library.                   |
| design                   | Specifies a particular design on which to report datapath operators. By default, RTL Compiler reports on the current design.                                        |
| file                     | Specifies the name of the file to which to write the report.                                                                                                        |
| -full_path               | Reports the full UNIX path name of the filename, including the filename. By default, RTL Compiler only reports the design name. See Examples for more information.  |
| -max_width <i>string</i> | Specifies the maximum width of individual column names. By default, the maximum width for a column is 20. If a name is more than 20, it will wrap to the next line. |
|                          | The valid column names are Module, Instance, Operator, Signedness, Architecture, Inputs, Outputs, Cell Area, Line, Col, and Filename.                               |
| -mux                     | Reports muxes present in the design. Muxes are not reported by default.                                                                                             |
|                          | Using the -mux option only displays the muxes in the design                                                                                                         |

September 2007 298 Product Version 7.1.2

the -all option.

and suppresses the other datapath operators. To view both, use

**Analysis and Report** 

-no\_area\_statistics Suppresses the table that only shows the total area and

percentage information. The area and the percentage of the total area consumed by the datapath operators in the design are only available after issuing the synthesize -to\_mapped

command.

Suppresses the header information. -no\_header

Reports only the inferred datapath components in the design. -print\_inferred

-print\_instantiated Reports only the instantiated datapath components in the

design.

#### **Examples**

The following example generates a report of the datapath components for the ex1 design.

```
rc:/> report datapath ex1
Command: report datapath
```

\_\_\_\_\_

Generated by: RTL Compiler (RC) version
Generated on: Current Date Current time
Module: exl
Technology library: tutorial

Operating conditions: slow (balanced\_tree)

Wireload mode: segmented

| Module         | Instance   | Operator | Signedness           | Architecture | Inputs                       | Outputs A | rea   | Line | Col | Fi | lename                  |
|----------------|------------|----------|----------------------|--------------|------------------------------|-----------|-------|------|-----|----|-------------------------|
| unsigned_mult  | mul_9_22   | *        | unsigned             | medium/booth | 14x22                        | 36        | 2510. | 00 9 |     | 22 | ex1.v                   |
| csa_tree       | csa_tree   | +        | unsigned<br>unsigned |              | 22x17x14<br>31x22x1<br>14x17 | 32        | 1820. | 50   | 10  | 27 | ex1.v<br>ex1.v<br>ex1.v |
| add_unsigned13 | 31 final_a | adder +  | unsigned             | very_fast    | 32x32x1                      | 33        | 496.0 | 0    | 8   | 25 | ex1.v                   |

| Type                            | Area            | Percentage |
|---------------------------------|-----------------|------------|
| datapath_modules rest_of_design | 4826.50<br>0.00 | 100.00     |
| total                           | 4826.50         | 100.00     |

The following example uses the -no\_header option to suppress the header information and the -full\_path option to display the full path name of the ex1.v design

rc:/> report datapath ex1 -no\_header -full\_path Command: report datapath -no\_header -full\_path

| Module        | Instance  | Operator | Signedness | Architecture | Area | Filename                             |
|---------------|-----------|----------|------------|--------------|------|--------------------------------------|
| unsigned_mult | mul_11_15 | *        | unsigned   | medium/booth |      | /home/bbanks/Test/ver ilog/gen/ex1.v |
| csa_tree      | csa_tree  | wallace  |            |              |      | /home/bbanks/Test/ver ilog/gen/ex1.v |
|               |           | +        | unsigned   |              | _    | /home/bbanks/Test/ver ilog/gen/ex1.v |
|               |           | *        | unsigned   | booth        |      | /home/bbanks/Test/ver                |

### **Analysis and Report**

|                                 |           |            |          |      |         | ilog/gen/ex1.v                       |
|---------------------------------|-----------|------------|----------|------|---------|--------------------------------------|
| add_unsigned131                 | final_add | er +       | unsigned | slow | 4121.41 | /home/bbanks/Test/ver ilog/gen/ex1.v |
|                                 |           |            |          |      |         |                                      |
| Type                            | Area      | Percentage |          |      |         |                                      |
| datapath_modules rest_of_design | 53987.57  | 100.00     |          |      |         |                                      |
| total                           | 53987.57  | 100.00     | _        |      |         |                                      |

■ By default, when using the report datapath command on a mapped netlist containing datapath operators, you will get the area statistics of the design, as shown in the following example:

| datapath modules | 4938.00 | 100.00 |
|------------------|---------|--------|
| mux modules      | 0.00    | 0.00   |
| others           | 0.00    | 0.00   |
|                  |         |        |
| total            | 4938.00 | 100.00 |

This information is useful in determining the percentage of the design that contains datapath operators. If you do not want to report this information, then use the -no\_area\_statistics option.

By default, the area report is suppressed for a netlist that contains only generic cells (no library cells).

■ The following example provides a 30-character width to the *filename* column and provides a 0-character width to the *area* column:

```
report datapath -max_width {{filename 30} {area 0}}
```

#### **Related Information**

Generating Datapath Reports in Datapath Synthesis in Encounter RTL Compiler for detailed information on interpreting the report, reporting RTL sharing, and interpreting the report datapath command at different stages in the design flow.

Affected by this attribute: <a href="https://doi.org/10.1007/journal.com/">hdl track filename row col</a>

**Analysis and Report** 

# report design\_rules

```
report design_rules [design]... [> file]
```

Reports any design rule violations that are present in the specified design objects.

#### **Options and Arguments**

design Specifies the design for which you want to generate a report.

By default, a report is created for all designs currently loaded in

memory.

file Specifies the name of the file to which to write the report.

#### **Examples**

The following example generates a report of the design rule violations for the specified design:

#### Related Information

Affected by this command: <u>synthesize</u> on page 256

Affected by these attributes: <u>ignore library max fanout</u>

max capacitance

max\_fanout

max transition

**Analysis and Report** 

# report dft\_chains

```
report dft_chains [design] [> file]
```

Reports for every chain in the design the following elements:

- The scan data input port and its hookup pin
- The scan data output port and its hookup pin
- The shift enable port and its hookup pin
- The DFT clock domain and the DFT clock domain edge of the chain (for muxed scan only)
- The length of the chain
- The elements in the chain

In case of the muxed scan style, the report also lists for each element the test clock and test clock edge determined by the check\_dft\_rules command for that element.

Any user-specified segments with their elements

In case of the muxed scan style, this includes data lockup elements, and the location of the data lockup element in the chain.

- The bit position and length of any user-specified segment in the chain
- The head and tail test clock and test clock edge for any abstract segment in the chain

#### **Options and Arguments**

| design | Specifies the design for which you want to generate a report.                                                                                                                                      |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | <b>Note:</b> If you have multiple top designs, you must either specify the design name, or change to the directory in the design hierarchy that contains the design for which you want the report. |
|        |                                                                                                                                                                                                    |

file Specifies the name of the file to which to write the report.

#### **Example**

The following example shows one scan chain, with three user-defined segments.

```
rc:/designs/test> report dft_chains
Reporting 1 scan chain
```

**Analysis and Report** 

```
Chain 1: DFT_chain_1
            in[0]
  scan in:
  scan_out:
                out[1] (shared output)
  shift_enable: SE (active high)
  clock_domain: clk (edge: mixed)
  length: 8
    START segment segHead (type: floating)
      # @ bit 1, length: 2
             out_reg_4 <clk/fall>
     bit 1
     bit 2
             out_reg_5 <clk/fall>
    END segment segHead
    bit 3
           out_reg_6 <clk/fall>
                out_reg_7 <clk/fall>
    START segment segBody (type: fixed)
      # @ bit 5, length: 2
      bit 5 out_reg_1 <clk/rise>
bit 6 out_reg_3 <clk/rise>
      bit 6
    END segment segBody
    bit 7 out_reg_2
    START segment segTail (type: floating)
      # @ bit 8, length: 1
      bit 8    out_reg_0 <clk/rise>
    END segment segTail
```

The following examples show the scan chains of a design before and after DFT compression:

#### □ Before compression

```
Reporting 2 scan chains (muxed_scan)
Chain 1: AutoChain 1
 scan_in: DFT_sdi_1
 scan out:
            DFT sdo 1
 shift_enable: se (active high)
 clock_domain: clk (edge: rise)
 length: 10
   bit 1
            out_reg[1] <clk (rise)>
   bit 2
            out_reg[2]
                      <clk (rise)>
   bit 3
            out_reg[3]
                       <clk (rise)>
   bit 4
            out_reg[4]
                      <clk (rise)>
   bit 5
  out_reg[5] <clk (rise)>
Chain 2: AutoChain 2
 scan_in: DFT_sdi_2
            DFT_sdo_2
 scan_out:
 shift_enable: se (active high)
 clock domain: clk (edge: rise)
  length: 10
```

**Analysis and Report** 

#### □ After compression

The report shows in addition

- How the original scan chains have been divided in several internal chains.
- O For each internal chain the START and END (separate scan data input and output) are given together with the length of the internal channel.
- O An additional scan chain, mask\_chain (if the user opted to add making logic)

The mask chain is comprised of abstract segments only.

The shift-enable signal of the mask chain is reported as NONE because it is a *connected* shift enable.

```
Reporting 3 scan chains (muxed_scan)
Chain 1: AutoChain_1 (compressed)
  scan_in:
               DFT_sdi_1
               DFT sdo 1
  scan out:
 shift_enable: se (active high)
 clock_domain: clk (edge: rise)
  length: 10
      <START compressed internal chain AutoChain_1_0 (sdi: g121/SWBOX_SI[0])>
    bit 1
                out_reg[1] <clk (rise)>
    bit 2
               out_reg[2] <clk (rise)>
      <END
           compressed internal chain AutoChain 1 0 (sdo: g121/SWBOX SO[0])
(length: 2)>
      <START compressed internal chain AutoChain_1_1 (sdi: g121/SWBOX_SI[1])>
    bit 3
               out_reg[3] <clk (rise)>
               out_reg[4] <clk (rise)>
    bit 4
      <END compressed internal chain AutoChain 1 1 (sdo: q121/</pre>
SWBOX SO[1]) (length: 2)>
      <START compressed internal chain AutoChain_1_2 (sdi: g121/SWBOX_SI[2])>
    bit 5
               out_reg[5] <clk (rise)>
    bit 6
               out_reg[6]
                           <clk (rise)>
           compressed internal chain AutoChain_1_2 (sdo: g121/SWBOX_SO[2])
      <END
(length: 2)>
      <START compressed internal chain AutoChain 1 3 (sdi: q121/SWBOX SI[3])>
    bit 7
               out_reg[7] <clk (rise)>
               out_reg[8] <clk (rise)>
    bit 8
      <END compressed internal chain AutoChain 1 3 (sdo: g121/SWBOX SO[3])</pre>
(length: 2)>
      <START compressed internal chain AutoChain 1 4 (sdi: q121/SWBOX SI[4])>
    bit 9    out_reg[9] <clk (rise)>
   bit 10
               out_reg[10] <clk (rise)>
            compressed internal chain AutoChain_1_4 (sdo: g121/SWBOX_SO[4])
     <END
(length: 2)>
Chain 2: AutoChain_2 (compressed)
```

**Analysis and Report** 

```
scan_in:
               DFT_sdi_2
               DFT_sdo_2
  scan out:
  shift_enable: se (active high)
  clock_domain: clk (edge: rise)
  length: 10
      <START compressed internal chain AutoChain_2_5 (sdi: g121/SWBOX_SI[5])>
                out_reg[11] <clk (rise)>
    bit 1
                out_reg[12] <clk (rise)>
      <END compressed internal chain AutoChain_2_5 (sdo: g121/SWBOX_SO[5])</pre>
(length: 2)>
. . .
      <START compressed internal chain AutoChain_2_9 (sdi: g121/SWBOX_SI[9])>
    bit 9 out_reg[19] <clk (rise)>
    bit 10
               out_reg[20] <clk (rise)>
      <END compressed internal chain AutoChain 2 9 (sdo: g121/SWBOX SO[9])</pre>
(length: 2)>
Warning - could not find shift_enable signal for chain /designs/top/dft/
report/actual_scan_chains/mask_chain
Chain 3: mask_chain
  scan in:
  scan out:
               mso
  shift_enable: NONE
  clock_domain: mck (edge: rise)
  length: 10
    START segment DFT_segment_1 (type: abstract)
      # @ bit 1, length: 4
      pin
               g121/msi[0] <mck (rise)>
     pin
                g121/mso[0] <mck (rise)>
    END segment DFT_segment_1
    START segment DFT_segment_3 (type: abstract)
      # @ bit 5, length: 3
               g121/msi[2] <mck (rise)>
     pin
     pin
                g121/mso[2] <mck (rise)>
    END segment DFT_segment_3
    START segment DFT_segment_2 (type: abstract)
      # @ bit 8, length: 3
            g121/msi[1] <mck (rise)>
      pin
               g121/mso[1] <mck (rise)>
      pin
    END segment DFT_segment_2
```

#### **Related Information**

Reporting on All Scan Chains in Design for Test in Encounter RTL Compiler

Compressing Scan Chains in Design for Test in Encounter RTL Compiler

Affected by this command: <u>connect\_scan\_chains</u> on page 398

compress scan chains on page 393

Related attributes: <u>Actual Scan Chain</u>

Actual Scan Segment

**Analysis and Report** 

# report dft\_registers

Reports the DFT status of all flip-flop instances in the design. Use this command after running check\_dft\_rules. More specifically, the command reports

Registers which pass the DFT rule checker

For each flip-flop, it reports the hierarchical instance name along with their DFT test clock domain and active edge.

Registers which fail the DFT rule checker

For each flip-flop, it reports the hierarchical instance name along with the violation type (clock, or asynchronous set/reset) and the violation ld number.

For an abstract segment that fails the DFT rule checker, it reports the name of the abstract segment, and the number of flip-flops in the segment.

Registers that are preserved or marked dont-scan

Note: Mapped flip-flops can be listed in this category if

- ☐ The flip-flop is marked preserved and it is mapped to a non-scan flop
  - However, if a flip-flop is marked preserved and is already mapped to scan for DFT purposes, it will be listed as either passing or failing the DFT rule checker—based on the DFT rule checker analysis—and it will not be listed in this category.
- ☐ The flip-flop is mapped to a scan flop for non-DFT purposes
- Registers that are marked Abstract Segment dont-scan.
- Registers that are part of shift register segments
- Registers that are identified as lockup elements
- Registers that are level-sensitive elements
- Registers not part of any of the other categories

Without any options specified, the command reports on all categories of registers.

**Analysis and Report** 

### **Options and Arguments**

| design     | Specifies the design for which you want to generate a report.                                                                                                   |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | By default a report is created for all designs currently loaded in memory.                                                                                      |
| -dont_scan | Reports all edge-triggered registers that are not to be mapped to scan flops, or connected into the top-level chains.                                           |
| -fail_tdrc | Reports all edge-triggered registers that fail the DFT rule checks.                                                                                             |
| file       | Specifies the name of the file to which to write the report.                                                                                                    |
| -latch     | Reports all registers of type latch in the design.                                                                                                              |
|            | <b>Note:</b> Latch instances which are instantiated as lockup elements in a preserved segment are reported with the -lockup option.                             |
| -lockup    | Reports data lockup elements of type latch or flop that are either instantiated in a preserved segment, or added to the design during scan chain configuration. |
| -misc      | Reports all registers that are not reported through any of the other options, such as clock-gating registers.                                                   |
| -pass_tdrc | Reports all edge-triggered registers that pass the DFT rule checks.                                                                                             |
| -shift_reg | Reports all registers that are part of shift register segments.                                                                                                 |

#### **Example**

■ The following example shows that 1 flip-flop passed the DFT rule checks, while 4 flip-flops failed the tests.

**Analysis and Report** 

```
Reporting registers that are level-sensitive elements
Reporting misc. non-scan registers
Summary:
Total registers that pass DFT rules: 1
Total registers that fail DFT rules: 4
Total registers that are marked preserved or dont-scan: 0
Total registers that are marked Abstract Segment dont-scan: 0
Total registers that are part of shift register segments: 0
Total registers that are lockup elements: 0
Total registers that are level-sensitive: 0
Total registers that are misc. non-scan: 0
```

The following report was generated after the scan configuration engine was run. In this case, four lockup elements were inserted:

```
rc:/> report dft_registers
Reporting registers that pass DFT rules
                PASS; Test clock: test clk1/rise
  out1_reg_0
  . . .
  out1_reg_4
                PASS; Test clock: test_clk1/fall
               PASS; Test clock: test_clk2/rise
  out2_reg_0
  out2 reg 4
                PASS; Test clock: test clk2/fall
                PASS; Test clock: test_clk3/rise
  out3_reg_0
  out3 reg 4
                PASS; Test clock: test clk3/fall
Reporting registers that fail DFT rules
Reporting registers that are preserved or marked dont-scan
Reporting registers that are marked Abstract Segment Dont Scan
Reporting registers that are part of shift register segments
Reporting registers that are identified as lockup elements
  DFT_lockup_g1
  DFT lockup g348
 DFT_lockup_g349
  DFT lockup q350
Reporting registers that are level-sensitive elements
Reporting misc. non-scan registers
Summary:
Total registers that pass DFT rules: 27
Total registers that fail DFT rules: 0
Total registers that are marked preserved or dont-scan: 0 Total registers that are marked Abstract Segment dont-scan: 0
Total registers that are part of shift register segments: 0
Total registers that are lockup elements: 4
Total registers that are level-sensitive: 0
Total registers that are misc. non-scan: 0
```

Analysis and Report

#### **Related Information**

Reporting Status of Flip-Flops in Design for Test in Encounter RTL Compiler.

Affected by this command: <u>check\_dft\_rules</u> on page 389

Related attributes: dft dont scan

dft scan style

dft\_status

dft violation

preserve (instance)

preserve (subdesign)

**Scan Segment Attributes** 

**Analysis and Report** 

### report dft\_setup

```
report dft_setup design [> file]
```

Reports DFT setup information for the design including both user-defined and tool-inferred information.

You must load and elaborate a design before you can use this command. The contents of this report further depends on the stage of the design that you are at.

Use this command at the end of the design process to document the DFT setup and resulting configuration of the design.

#### **Options and Arguments**

| design | Specifies the design for which you want to generate a report.              |
|--------|----------------------------------------------------------------------------|
|        | By default a report is created for all designs currently loaded in memory. |
| file   | Specifies the name of the file to which to write the report.               |

### **Examples**

The following example shows the report after you have elaborated the design. Because you have not specified any setup information yet, the information shown is based on the default settings for DFT.

```
rc:/> report dft_setup
Design Name
=========
  top
Scan Style
========
   muxed_scan
DFT rule check status is not available. Need to (re)run check_dft_rules
Global Constraints
============
   Minimum number of scan chains: no value
   Maximum length of scan chains: no_value
   Lock-up element type: level_sensitive
   Mix clock edges in scan chain: false
   Prefix for unnamed scan objects: DFT_
Test signal objects
```

**Analysis and Report** 

■ The following example shows the report after the scan configuration engine was run:

```
rc:/designs/test> report dft_setup
Design Name
=======
  top
Scan Style
=======
   muxed_scan
Design has a valid DFT rule check status
Global Constraints
Minimum no of Scan chains: no_value
   Maximum length of scan chains: no_value
   Lock-up element type: level_sensitive
   Mix clock edges in scan chain: true
   Prefix to name user defined scan chains: DFT
Test signal objects
===========
   shift_enable:
         object name: SE
         pin name: SE
         hookup_pin: SE
         hookup_polarity: non_inverted
         active: high
         ideal: true
         user defined: true
Test clock objects
============
   test_clock:
         object name: clk
         user defined: false
         source: clk
```

**Analysis and Report** 

```
root source: clk
        root source polarity: non_inverting
        hookup_pin: clk
        period: 50000.0
DFT controllable objects
DFT don't scan objects
DFT abstract don't scan objects
_____
DFT scan segment constraints
Segment:
        object name: segHead
        scan-in:
        scan-out:
        shift-enable: internal
        connected_shift_enable: false
        length: 2
        type: floating
   Segment:
       object name: segTail
        . . .
   Segment:
        object name: segBody
        scan-in:
        scan-out:
        shift-enable: internal
        connected_shift_enable: false
        length: 2
        type: fixed
DFT scan chain constraints
User Chain:
        object name: DFT chain 1
        scan-in: in[0]
        scan-in hookup_pin: in[0]
        scan-out: out[1]
        scan-out hookup_pin: out[1]
        shared out: true
        shift_enable object name:
        max length: no_value
        head segment: segHead
        tail segment: segTail
        complete: false
DFT actual scan chains
Actual Chain:
        object name: DFT_chain_1
        scan-in: in[0]
```

**Analysis and Report** 

scan-in hookup\_pin: in[0]

scan-out: out[1]

scan-out hookup\_pin: out[1]

shared out: true
shift\_enable: SE

length: 8

segment objects: segHead segBody segTail

analyzed: false

test\_clock domain: clk
test\_clock edge: any

#### **Related Information**

Affected by these constraints: <u>define\_dft\_shift\_enable</u> on page 428

define dft test clock on page 433

define\_dft test\_mode on page 437

Affected by this command: <u>check\_dft\_rules</u> on page 389

connect scan chains on page 398

Related attributes: <u>dft\_controllable</u>

dft dont scan

dft\_lockup\_element\_type

dft max length of scan chains

dft min number of scan chains

dft mix clock edges in scan chains

dft prefix

dft scan style

(instance) preserve

(subdesign) preserve

**Analysis and Report** 

Related attributes: <u>Actual Scan Chain Attributes</u>

**Actual Scan Segment Attributes** 

**Scan Segment Attributes** 

Scan Chain Attributes

**Test Clock Attributes** 

**Test Signal Attributes** 

**Analysis and Report** 

# report dft\_violations

Reports for each violation the object name, the type of violation, the description of the violation, how to find the root pin or port of the problem, the source file and the line number where to find the problem, the number of registers affected, and the instance names of the affected registers. The report is sorted by violation type. Run the DFT rule checker to get meaningful information.

Without any options specified, the command reports on all types of violations.

#### **Options and Arguments**

| -abstract | Reports all abstract segment test mode violations.                         |
|-----------|----------------------------------------------------------------------------|
| -async    | Reports all async set and async reset violations.                          |
| -clock    | Reports all clock violations.                                              |
| design    | Specifies the design for which you want to generate a report.              |
|           | By default a report is created for all designs currently loaded in memory. |
| file      | Specifies the name of the file to which to write the report.               |
| -shiftreg | Reports all shift register segment violations.                             |

#### **Examples**

The following example shows that the design has four violations, but only detailed information on the clock violations is requested.

#### **Analysis and Report**

```
out1_reg[0]
    out1_reg[1]
   out1_reg[2]
out1_reg[3]
Violation #1:
 Object name: vid 1 clock
 Type: clock violation
 Description: [CLOCK-06] clock signal driven by a sequential element
 Source: divClk_reg/q (test10.v:14)
 Number of registers affected: 4
 Affected registers:
   out2_reg[0]
   out2_reg[1]
   out2_reg[2]
    out2_reg[3]
Violation Rule Summary Report
[CLOCK-05] internal or gated clock signal : 1
[CLOCK-06] clock signal driven by a sequential element : 1
```

#### **Related Information**

Affected by this command: <u>check\_dft\_rules</u> on page 389

fix dft violations on page 442

Related attributes: Violations Attributes

Analysis and Report

# report disabled\_transparent\_latches

report disabled\_transparent\_latches [> file]

Reports the disabled transparent latches and the enable to Q arcs that are not yet disabled. Transparent latches are latches with enable signal held constant at the active state. Without enabling transparent latches, paths through them cannot be traced.

# **Options and Arguments**

file Specifies the name of the file to which to write the report.

#### **Related Information**

Affected by this command: <u>enable\_transparent\_latches</u> on page 54

September 2007 317 Product Version 7.1.2

**Analysis and Report** 

#### report gates

Reports the technology library cells that were implemented (and identifies their originating libraries), the area of the cell instances, and the break up of the instances into sequential cells, inverters and logic gate cells. Optionally power information can be reported.

## **Options and Arguments**

| design                     | Specifies the block for which you want to generate a report. You can also ${\tt cd}$ into the particular design directory and generate the report. |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| file                       | Specifies the name of the file to which to write the report.                                                                                       |
| -library_domain <i>lib</i> | rary_domain_list                                                                                                                                   |
|                            | Restricts the reported information to the specified library domains.                                                                               |
|                            | <b>Note:</b> This option applies only to Multiple Supply Voltage (MSV) designs.                                                                    |
| -power                     | Adds leakage power and internal power information to the report.                                                                                   |
| -yield                     | Reports the yield cost and yield percentage values for each library cell.                                                                          |

#### **Examples**

The following example reports information such as the type of cells that were used, number of instances, area, and originating library of the current design.

Analysis and Report

| inv1  | 35  | 105.000 | tutorial |
|-------|-----|---------|----------|
| nand2 | 112 | 112.000 | tutorial |
| nor2  | 37  | 55.500  | tutorial |
| xor2  | 17  | 34.000  | tutorial |
| total | 210 | 378.500 |          |

| Type                            | Instances      | Area                         | Area %               |
|---------------------------------|----------------|------------------------------|----------------------|
| sequential<br>inverter<br>logic | 9<br>35<br>166 | 72.000<br>105.000<br>201.500 | 19.0<br>27.7<br>53.2 |
| total                           | 210            | 378.500                      | 100.0                |

- The following example shows the additional power information in the report.
  - ☐ The first table lists the leakage and internal power of all instances per used library cell.
  - ☐ The second table shows the number and percentage of instances coming from each library, the leakage and internal power consumed by these instances, as well as the percentage of power consumed by these instances.
  - ☐ The third table shows the leakage and internal power of all sequential cells, inverters, and combinational cells, as well as the percentage of power that each type consumes.

| Gate       | Instances | Area       | Leakage<br>Power (nW) | Internal Power (nW) | Library  |
|------------|-----------|------------|-----------------------|---------------------|----------|
| ACHCONX2TH | 1         | 28.856     | 59.948                | 372.198             | slow_hvt |
| ADDFHX1    | 1         | 39.040     | 158.364               | 276.327             | slow     |
| XOR2XL     | 10        | 118.820    | 339.664               | 471.216             | slow     |
| XOR2XLTH   | 449       | 5335.018   | 6259.161              | 22146.660           | slow_hvt |
| XOR3XL     | 1         | 28.856     | 83.655                | 80.446              | slow     |
| total      | 11980     | 109000.238 | 139743.990            | 505460.121          |          |

|          |           |             | Leakage    | Leakage | Internal   | Internal |
|----------|-----------|-------------|------------|---------|------------|----------|
| Library  | Instances | Instances % | Power (nW) | Power % | Power (nW) | Power %  |
|          |           |             |            |         |            |          |
| slow     | 1919      | 16.0        | 74607.161  | 53.4    | 168629.031 | 33.4     |
| slow hvt | 10061     | 84.0        | 65136.830  | 46.6    | 336831.090 | 66.6     |

| Туре                                      | Instances                  | Area Ar                                       | ea % I                    | _        | _              | Internal I Power (nW)                             | nternal<br>Power %         |
|-------------------------------------------|----------------------------|-----------------------------------------------|---------------------------|----------|----------------|---------------------------------------------------|----------------------------|
| sequential<br>inverter<br>buffer<br>logic | 212<br>1684<br>37<br>10047 | 7864.054<br>5961.269<br>364.941<br>94809.9748 | 7.2<br>5.5<br>0.3<br>87.0 | 5752.468 | 3 4.1<br>4 1.3 | 112374.696<br>22492.255<br>3920.823<br>366672.348 | 22.2<br>4.4<br>0.8<br>72.5 |

**Analysis and Report** 

| total | 11980 | 109000.2382 | 100.0 | 139743.990 | 100.0 | 505460.121 | 100.0 |
|-------|-------|-------------|-------|------------|-------|------------|-------|

■ The following example reports the yield cost and yield percentage values for each library cell:

| Gate  | Instance | es  | Area    | Cost        | Yield   | Library  |
|-------|----------|-----|---------|-------------|---------|----------|
|       |          |     |         |             |         |          |
| flopd | rs       | 33  | 264.000 | 3.39278e-06 | 99.9997 | tutorial |
| inv1  |          | 103 | 51.500  | 1.5022e-06  | 99.9998 | tutorial |
| nand2 |          | 315 | 315.000 | 1.08311e-05 | 99.9989 | tutorial |
| nor2  |          | 19  | 28.500  | 6.79989e-07 | 99.9999 | tutorial |
|       |          |     |         |             |         |          |
| total |          | 470 | 659.000 | 1.64061e-05 | 99.9984 |          |

| Type       | Instances | Area    | Area % |
|------------|-----------|---------|--------|
|            |           |         |        |
| sequential | 33        | 264.000 | 40.1   |
| inverter   | 103       | 51.500  | 7.8    |
| logic      | 334       | 343.500 | 52.1   |
|            |           |         |        |
| total      | 470       | 659.000 | 100.0  |

#### **Related Information**

Analyze Design in Low Power in Encounter RTL Compiler

Affected by this command: <u>synthesize</u> on page 256

**Analysis and Report** 

# report hierarchy

```
report hierarchy -module string [design] [> file]
```

Generates a report based on the design hierarchy starting from the top level module down to the leaf module. The report will take the following format:

**Note:** The hdl\_track\_filename\_row\_col attribute needs to be set to true before elaboration in order to successfully use this command.

#### **Options and Arguments**

| design         | Specifies a specific design to report when there are multiple designs. |
|----------------|------------------------------------------------------------------------|
| file           | Specifies the name of the file to which to write the report.           |
| -module string | Specifies the top module name.                                         |

#### **Example**

■ The following example reports the hierarchy of the m1 module:

```
______
Hierarchy Report Format:
level instance ( module ) <status>
        preserve_<value> -- indicating preserve hierarchy or
inherited_preserve value
        blackbox -- indicating unresolved instance
______
0 m1
 1 m2 ( m2 )
    2 m3 ( m3 )
      3 m3_0 (m3_0 )
        4 m3_0_0 ( m3_0_0 )
      3 m4 ( m4 )
        4 m5 ( m5 )
          5 m5_bbox ( m5_bbox ) blackbox
        4 m6 ( m6 )
   2 m2myclk ( m2myclk )
```

Analysis and Report

## **Related Information**

Affected by this attribute: <a href="https://https://html.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.nlm.ncb.

**Analysis and Report** 

# report instance

```
report instance [-timing] [-power] instance... [> file]
```

Generates a report on the instances of the current design. By default, the report gives timing related information on the instances. Get power related information using the -power option.

#### **Options and Arguments**

| file     | Specifies the name of the file to which to write the report.                                                                                                                               |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| instance | Specifies the name of a leaf instance for which to generated the report.                                                                                                                   |  |  |
| -power   | Reports instance leakage, internal power, net power and the computed probability, toggle rate, and net power on the nets of the instance, and the activity and power for each of the arcs. |  |  |
|          | <b>Note:</b> In case the switching activities are user-asserted, the values are appended with an asterisk (*).                                                                             |  |  |
| -timing  | Reports timing information, such as slew-in, load, slew-out, delay, and slack.                                                                                                             |  |  |

#### **Example**

■ The following example reports timing information for the n0000D3666 instance:

```
rc:/> report instance -timing -power n0000D3666
______
 Module:
                    dpldalgn
 Technology library: tutorial 1.0
 Operating conditions: typical_case (balanced_tree)
 Wireload mode:
                    enclosed
______
       Instance Timing Info
Instance n0000D3666 of libcell nor2
Arc Arc Slew
                   Slew
From To
         In Load Out Delay Slack
Ar Yf 46.2 20.7 57.2 136.0 -1022.4
A f Yr 46.2 20.7 57.2 136.0 -1022.4
Br Yf 16.5 20.7 57.2 134.0 -900.2
Bf Yr 16.5 20.7 57.2 134.0 -900.2
```

**Analysis and Report** 

The following example shows the timing and power information for instance  $o_m2_clk2_1_reg_0$ .

\_\_\_\_\_\_

Module: m1

Module: m1
Technology library: slow 1.0
Operating conditions: slow (balanced\_tree)
Wireload mode: enclosed

\_\_\_\_\_\_

Instance m2/o\_m2\_clk2\_1\_reg\_0 of libcell EDFFX1

| Arc<br>From                         | Arc<br>To                                                        | Slew<br>In                                                  | Load                                                             | Slew<br>Out                                                                        | Delay          | Slack                               |
|-------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------|-------------------------------------|
| CK f CK f D f E f CK r CK f D r E f | Q f<br>Q r<br>Q f<br>Q r<br>QN f<br>QN r<br>QN f<br>QN r<br>QN f | 0.0<br>0.0<br>0.0<br>0.0<br>0.0<br>0.0<br>0.0<br>0.0<br>0.0 | 10.0<br>10.0<br>10.0<br>10.0<br>10.0<br>10.0<br>0.0<br>0.0<br>0. | 173.9<br>187.3<br>173.9<br>187.3<br>173.9<br>187.3<br>64.3<br>61.3<br>64.3<br>61.3 | 387.0<br>429.0 | inf inf inf inf inf inf inf inf inf |

Instance Power Info

Instance m2/o\_m2\_clk2\_1\_reg\_0 of Libcell EDFFX1

| Leakage   | Internal  | Net       |  |
|-----------|-----------|-----------|--|
| Power(nW) | Power(nW) | Power(nW) |  |
| 33.7      | 20470.8   | 58.3      |  |

| Pin    | Net                 | Computed<br>Probability | Computed<br>Toggle Rate(/ns) | Net<br>Power(nW) |
|--------|---------------------|-------------------------|------------------------------|------------------|
| Q      | o_m2_clk2_1[0]      | 0.4                     | 0.0100                       | 58.3             |
| CK     | n_0                 | 0.5                     | 1.8725                       | 4914.2           |
| D<br>E | in_2[21]<br>en_2[7] | 0.5<br>0.5              | 0.0200<br>0.0200             | 133.0<br>454.9   |
| CK     | n 0                 | 0.5                     | 1.8725                       | 4914.2           |
| D      | in_2[21]            | 0.5                     | 0.0200                       | 133.0            |
| E      | en_2[7]             | 0.5                     | 0.0200                       | 454.9            |

| Arc  | Arc |         | Arc      | Arc       |
|------|-----|---------|----------|-----------|
| From | То  | When    | Activity | Power(nW) |
|      |     |         |          |           |
| CK   | CK  | !D & !E | 0.468    | 9395.6    |
| CK   | CK  | D & !E  | 0.468    | 9563.0    |
| CK   | CK  | !D & E  | 0.468    | 11860.1   |
| CK   | CK  | D & E   | 0.468    | 11972.6   |
| D    | D   |         | 0.020    | 7725.6    |
| E    | E   |         | 0.020    | 10293.1   |
| CK   | Q   |         | 0.010    | 7867.9    |

**Analysis and Report** 

# report isolation

Reports isolation cell information for the design. The return value of the report corresponds to the number of leaf isolation cell instances found. The information returned depends on your current *position* in the design hierarchy.

#### **Options and Arguments**

-detail

Requests a detailed isolation cell report. A detailed report shows the names of the hierarchical isolation cell instances, the power domains they are inserted between, the power domain they are stored with, the type of isolation cell, and the number of leaf isolation cell instances they contain. The following types of cells can be distinguished:

- L—Level shifter library cell with isolation logic
- I—Isolation library cell
- D—Discrete isolation cell (can contain an AND gate, or OR gate, or latch, and possibly an inverter)

file

Specifies the name of the file to which to write the report.

```
-from_power_domain power_domain
```

Reports all isolation cells whose drivers are output pins of instances in the specified power domains.

-hierarchical

Traverses the hierarchy starting from the current module and reports all the isolation cell instances found in the current module and its children modules.

instance\_list

Reports detailed information for the specified hierarchical isolation cell instances. The detailed report lists

- For the hierarchical instance: the from and to domain, the location, the type of the isolation cells, the enable driver (if it can be determined), and for discrete types, the function.
- For each leaf cell: the driver and the load.

September 2007 325 Product Version 7.1.2

**Analysis and Report** 

**Note:** The report by instance also shows the type of the isolation cell. In addition to the three types that are distinguished with the detailed report, the report by instance can also distinguish two other types:

- Generic—Refers to a user-specified (isolation) module that contains (an) unmapped cell(s).
- Complex—Refers to a user-specified (isolation) module that contains complex gates, or a hierarchy that contains mixed cell types, such as a pure isolation cell and a combo cell.

These two types cause a warning in the detailed isolation report.

```
-to_power_domain power_domain
```

Reports all isolation cells whose output pins are driving instances in the specified power domains.

#### **Examples**

The following command shows the basic report for the top-level design. The design has four power domains, four hierarchical isolation cell instances and four leaf isolation cell instances were inserted.

```
rc:/> report isolation

Generated by: Encounter(r) RTL Compiler version
Generated on: date
Module: top
...

Category

Unique power domains 4

Isolation Cell hierarchical instances 4
Isolation Cell instances 4

House to top 4

House top 4
```

September 2007 326 Product Version 7.1.2

**Analysis and Report** 

The following command shows the detailed report for the design and reports all isolation instances found in the hierarchy starting from the top level.

rc:/> report isolation -detail -hierarchical

| Isolation Cell instance                                                                      | From<br>domain | To<br>domain   | Location       | Туре        | Number of cells |
|----------------------------------------------------------------------------------------------|----------------|----------------|----------------|-------------|-----------------|
| mux_10_14RC_ISO_HIER_INST_22<br>mux_10_14RC_ISO_HIER_INST_23<br>mux_10_14RC_ISO_HIER_INST_24 | p1<br>p1<br>p1 | p2<br>p2<br>p2 | p2<br>p2<br>p2 | D<br>D<br>D | 1<br>1<br>1     |
| mux_10_14RC_ISO_HIER_INST_26<br>mux_10_14RC_ISO_HIER_INST_27<br>mux_10_14RC_ISO_HIER_INST_28 | p1<br>p1       | p2<br>p2       | p2<br>p2       | D<br>D<br>D | 1<br>1<br>1     |
| mux_10_14RC_ISO_HIER_INST_28<br>mux_10_14RC_ISO_HIER_INST_29<br>mux_10_14RC_ISO_HIER_INST_30 | pl<br>pl<br>pl | p2<br>p2<br>p2 | p2<br>p2<br>p2 | D<br>D      | 1<br>1<br>1     |
| mux_10_14RC_ISO_HIER_INST_31<br>mux_10_14RC_ISO_HIER_INST_32<br>RC ISO HIER INST 19          | p1<br>p1<br>p3 | p2<br>p2<br>p4 | p2<br>p2<br>p1 | D<br>D<br>D | 1<br>1<br>1     |
| RC_ISO_HIER_INST_20<br>RC_ISO_HIER_INST_25                                                   | p3<br>p3       | p4<br>p4       | p1<br>p1       | D<br>D      | 1               |
| RC_ISO_HIER_INST_21<br>1                                                                     | p3             | p2<br>p4       | р3             | D           |                 |

Summary

======

Category

Unique power domains 4

Isolation Cell hierarchical instances 14

Isolation Cell instances 14

14

1

■ The following command shows the report for instance RC\_ISO\_HIER\_INST\_19.

```
rc:/> report isolation RC_ISO_HIER_INST_19
              RC_ISO_HIER_INST_19
Name:
From domain(s): p3
To domain(s): p4
Location: p1
Location: pl
Type: Discrete
Function: Enable: active_high; Output: low
Enable: s
Details:
  Isolation
                          Driver
                                                  Load
    cell
                       instance/pin(s)
                                               instance/pin(s)
   instance
______
RC_ISO_AND
                     myInsti/y_reg[2]/Q
                                               y[2]
RC ISO NOT
```

September 2007 327 Product Version 7.1.2

**Analysis and Report** 

# report level\_shifter

```
report level_shifter
     { [instance list]
     [-detail] [-hierarchical]
      [-from library domain library domain...]
      [-to library domain library domain...]
      [-instance from instance list]
      [-instance_to instance_list] }
     [> file]
```

Reports level-shifter information for the design. The return value of the report corresponds to the number of leaf level-shifter instances found.

#### **Options and Arguments**

-detail Requests a detailed level shifter report. Specifies the name of the file to which to write the report. file -from\_library\_domain library\_domain

Reports all level shifters whose drivers are output pins of instances in the specified library domain.

-hierarchical Reports level shifters hierarchically.

-instance from instance list

Reports all level shifters whose input pin is connected to

- a specified leaf instance
- an instance that is an immediate child of a specified hierarchical instance.

instance\_list

Reports detailed information for the specified hierarchical level-shifter instances.

```
-instance_to instance_list
```

Reports all level shifters whose output pin is connected to

- a specified leaf instance
- an instance that is an immediate child of a specified hierarchical instance.

**Analysis and Report** 

```
-to_library_domain library_domain
```

Reports all level shifters whose output pins are driving instances in the specified library domain.

#### **Examples**

The following command shows the report for the top-level design. The top has one library domain, one hierarchical level-shifter instance stored in the library domain for the top design, and 12 leaf level-shifter instances.

```
rc:/> report level_shifter
______
 Generated by: RTL Compiler-D version Generated on: date Module: top
 Library domain: 1v
Domain index: 0
   Technology libraries: lib1_1v08 1.1
                    lib2 1v08 1.1
   Operating conditions: oc_1v08 (balanced_tree)
 Library domain: 07v
Domain index: 1
   Domain index:
   Technology libraries: lib1_0v70 1.1
   Operating conditions: oc 0v70 (balanced tree)
 Library domain: 08v
Domain index: 2
   Technology libraries: lib1_0v80 1.1
                    . . .
   Operating conditions: oc_0v80 (balanced_tree)
   Wireload mode: enclosed
______
          Category
                               Number
_____
Unique library domains
Level shifter hierarchical instances 1
Level shifter instances
                                12
______
```

The following report requests a hierarchical report. This report indicates that the design uses a total of three library domains, has two hierarchical level-shifter instances and 13 leaf level-shifter instances inserted.

**Analysis and Report** 

■ The following command shows the detailed hierarchical report. The report shows the names of the hierarchical level-shifter instances, the library domains they are inserted between, the library domain they are stored with, and the number of leaf level-shifter instances they contain.

rc:/> report level\_shifter -hier -detail

. . .

| Level shifter<br>instance | From<br>domain<br> | To<br>domain<br> | Location | Number of<br>cells |
|---------------------------|--------------------|------------------|----------|--------------------|
| m1/b1/RC_LS_HIER_INST_13  | 07v                | 1v               | 1v       | 1                  |
| RC_LS_HIER_INST_14        | 07v                | 1v               | 1v       | 12                 |

Summary

Category Number

Unique library domains 3

Level shifter hierarchical instances 2
Level shifter instances 13

13

■ The following command shows the report for level-shifter instance RC\_LS\_HIER\_INST\_14. The detailed report lists for each leaf instance all pins that it is connecting.

rc:/> report level [find / -inst RC\_LS\_HIER\_INST\_14]

. . .

Name: RC\_LS\_HIER\_INST\_14 from domain: 07v

to domain: 1v location: to Instances: 12

Details:

| Level<br>shifter<br>instance | From<br>instance | To<br>instance                                                                                                                                  | Is<br>dedicated                           |
|------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| g1                           | m3/outM_reg[1]/Q | m4/p214748365AtDU376/S0 m4/RC_CG_HIER_INST370/RC_CGIC_INST/I m4/p214748365Atp214748365/B0 m4/p214748365Atp214748365/A1N m4/p214748365AtDU379/S0 | false<br>false<br>false<br>false<br>false |
| g150                         | m3/outM_reg[2]/Q | m4/RC_CG_HIER_INST/RC_CGIC_INST/E                                                                                                               | false                                     |
| g151                         | m3/outM_reg[3]/Q | m4/p214748365Atp5/B0                                                                                                                            | false                                     |
| g152                         | m3/outM_reg[4]/Q | m4/p214748365Atp20/B1                                                                                                                           | false                                     |
| 9153                         | m3/outM_reg[5]/Q | m4/p214748365Atp21/B1                                                                                                                           | false                                     |

#### **Analysis and Report**

| g154         | m3/outM_reg[6]/Q                | m4/y_reg[6]/D                      | false          |
|--------------|---------------------------------|------------------------------------|----------------|
| g155         | m3/outM_reg[7]/Q                | m4/b1/outB_reg[7]/D                | false          |
| g156         | m3/outM_reg[8]/Q                | m4/y_reg[8]/D                      | false          |
| g157         | m3/outM_reg[9]/Q                | m4/p214748365AtDU376/B             | false          |
| g158         | m3/outM_reg[10]/Q               | m4/y_reg[10]/D                     | false          |
| g159<br>g160 | m3/y_reg[10]/Q<br>m3/y_reg[3]/Q | /outa_reg[6]/SI<br>/outa_reg[1]/SI | false<br>false |
|              |                                 |                                    |                |

12

■ The following example shows a detailed level shifter report after importing level shifters:

```
rc:>/ level_shifter import -module A
rc:>/ level_shifter import -module mid1
rc:/> report level_shifter -detail
______
______
 Level shifter From To Location Number of instance domain domain cells
______
RC LS HIER INST 1 0.8v 0.9v 0.9v 1
 Imported level shifter Number of hierarchical instance cells
RC_LS_HIER_INST_IMPORTED_1
Summary
=======
       Category
                       Number of cells
______
Unique library domains
Level shifter hierarchical instances 2
Level shifter instances
                        2
______
```

Two module descriptions were imported. From the naming of the corresponding subdesigns and hierarchical instances, it is clear that the RC-LP engine considered only one of them a proper level shifter.

**Note:** The info messages given during the level shifter import show how the modules are renamed.

**Analysis and Report** 

# report memory

report memory [> file]

Reports the memory resource used by the compiler in the computing platform.

# **Options and Arguments**

file

Specifies the name of the file to which to write the report.

**Analysis and Report** 

#### report messages

Summarizes the information, warning and error messages that have been issued by RTL Compiler in the current run since the last report. The report contains the number of times the message has been issued, the severity of the message, the identification number, and the message text.

The -all option does not report those messages that were suppressed through the suppress\_messages command. Specify the -include\_suppressed option to report such messages.

By adding report messages to your Tcl prompt, RTL Compiler can summarize all messages issued during the last command right before prompting you for more input. This is useful after long commands (such as elaborate) that can generate many messages.

#### **Options and Arguments**

| -all     | Reports all messages since you started this RTL Compiler run.                      |
|----------|------------------------------------------------------------------------------------|
| -error   | Reports the error messages.                                                        |
| file     | Specifies the name of the file to which to write the report.                       |
|          | Reports those messages that were suppressed through the suppress_messages command. |
| -info    | Reports the information messages.                                                  |
| -warning | Reports the warning messages.                                                      |

#### **Examples**

**Note:** The following examples all apply to the same RTL Compiler session.

The following example is the first request to report messages in a session.

```
rc:/> report messages

===========

Message Summary
==========

Num Sev Id Message Text

1 Info ELAB-VLOG-9 Variable has no fanout.

This variable is not driving anything and will be
```

**Analysis and Report** 

|               | simplified                                              |
|---------------|---------------------------------------------------------|
| 3 Info LBR-30 | Promoting a setup arc to recovery.                      |
|               | Setup arcs to asynchronous input pins are not supported |
| 3 Info LBR-31 | Promoting a hold arc to removal.                        |
|               | Hold arcs to asynchronous input pins are not            |
|               | supported                                               |
| 1 Info LBR-54 | Library has missing unit.                               |
|               | Current library has missing unit.                       |

■ The following example executes the report messages command immediately after the previous report messages command and consequently does not return any new messages.

```
rc:/> report messages
```

■ The following example is the third report messages command in a row, but because the -all option is specified, the same output as with the first command is given:

```
rc:/> report messages -all
 ============
  Message Summary
 ==============
Num Sev
                                     Message Text
 1 Info ELAB-VLOG-9 Variable has no fanout.
                   This variable is not driving anything and will be
                   simplified
  3 Info LBR-30
                  Promoting a setup arc to recovery.
                   Setup arcs to asynchronous input pins are not
                   supported
  3 Info LBR-31
                 Promoting a hold arc to removal.
                   Hold arcs to asynchronous input pins are not
                   supported
 1 Info LBR-54 Library has missing unit.
                    Current library has missing unit.
```

■ The following example requests to print all error messages since this run was started, but no error messages were found:

```
rc:/> report messages -all -error
```

**Analysis and Report** 

# report net\_cap\_calculation

report net\_cap\_calculation {net} [> file]

Reports the capacitance values for the different pins or ports that are connected to the specified net.

- For a pin, the capacitance value is the capacitance of the libcell pin (obtained from the .lib).
- For a port, the capacitance value is any capacitance annotated on the port (sum of the external\_pin\_cap and external\_wire\_cap attributes).
- The net capacitance is computed from the wire-load model available in the library. This is based on the wireload\_mode attribute (top, segmented, or enclosed).
- The final capacitance is the sum of the net capacitance and the pin and port capacitance values to which the net is connected.

The columns "Terms from .lib" and "Cap from .lib" in the report will be populated if the wire-load model in the .lib appears as a table. Otherwise, it will be empty.

This command is not supported on those nets that have the physical\_cap attribute set on them. Also, when you are in PLE mode, only the final capacitance is shown (no computation).

#### **Options and Arguments**

file Redirects the report to the specified file.

net Specifies the net name for which the report should be

generated.

#### **Related Information**

Related command: report net res calculation on page 338

**Analysis and Report** 

# report net\_delay\_calculation

```
report net_delay_calculation [-driver_pin {port | pin}...]
        [-load_pin {port | pin}...] [> file]
```

Reports the net delay, in picoseconds, between the specified driver and load pins. Both the driver and load pins should be on the same net. The delay computed would depend upon the tree type used (tree\_type attribute): best case, worst case, or balanced tree.

#### **Options and Arguments**

```
-driver_pin {port|pin}
```

Specifies the starting port or pin on which to obtain the net delay.

-load\_pin {port|pin}

Specifies the ending port or pin on which to obtain the net delay.

file

Redirects the report to the specified file.

#### **Example**

■ The following command provides a report based on the in1[0] driver pin:

```
rc:/designs/areid/ports_in> report_net_delay_calculation -driver_pin in1[0]
______
Operating conditions: slow (balanced_tree)
Wireload mode:
                  segmented
______
Formula: (Wres/f) * (Pcap + Wcap/f)
From
       То
               Wire res Wire cap Fanout Pin cap of Total pin cap of
                                            all to pins
pin
       pin
                       of net of net to pin
                                                         delay
               of net
(driver) (load)
                (kohms)
                        (fF)
                              (f)
                                    (fF)
                                                (fF)
in1[0]
      inst1/g43/A 0.000
                       7.2
                               1
                                    5.3
                                                 5.3
                                                          0.0
```

Analysis and Report

# **Related Information**

Affected by this attribute: <u>tree type</u>

**Analysis and Report** 

# report net\_res\_calculation

report net\_res\_calculation {net} [> file]

Reports the total wire resistance of the specified net. The total wire resistance is the sum of the individual net segment resistance (obtained from the wire-load model) and the external wire resistance (annotated on any port and obtained from the external\_wire\_res attribute) that is connected to the net.

- For a port, the resistance value is any resistance annotated on the port (the external\_wire\_cap attributes).
- The net resistance is computed from the wire-load model available in the library. This is based on the wireload\_mode attribute (top, segmented, or enclosed).
- The final resistance is the sum of the net resistance and the pin and port resistance values to which the net is connected.

The columns "Terms from .lib" and "Cap from .lib" in the report will be populated if the wire-load model in the .lib appears as a table. Otherwise, it will be empty.

This command is not supported on those nets that have the physical\_res attribute set on them. Also, when you are in PLE mode, only the final resistance is shown (no computation).

#### **Options and Arguments**

file Redirects the report to the specified file.

net Specifies the net name for which the report should be

generated.

#### **Related Information**

Related command: report net cap calculation on page 335

**Analysis and Report** 

# report nets

```
report nets [-hierarchical] [-pin pin...]
    [-minfanout integer] [-maxfanout integer]
    [net |instance]... [-sort string]
    [-cap worst integer] [> file]
```

Generates a report on the nets of the current design. The report gives information for the top-level nets in the design. You can specify pin names, nets, instances, maximum and minimum fanout threshold values, nets, and instances. Control the data printed out using the <code>-minfanout</code> and <code>-maxfanout</code> options for nets that have fanout between these values.Nets that are followed by the "@" symbol in parenthesis indicate SPEF annotation.

#### **Options and Arguments**

| -cap_worst integer | Specifies the number of worst capacitance nets that are to be reported.                               |
|--------------------|-------------------------------------------------------------------------------------------------------|
| file               | Specifies the name of the file to which to write the report.                                          |
| -hierarchical      | Reports all the nets in the design hierarchy.                                                         |
| -maxfanout         | Specifies an <i>integer</i> value and reports nets whose fanouts are below the given threshold value. |
| -minfanout         | Specifies an <i>integer</i> value and reports nets whose fanouts are above the given threshold value. |
| net instance       | Reports information on the specified nets or nets belonging to the instance.                          |
| -pin <i>pin</i>    | Specifies a list of pin names and reports the nets connected to the pins.                             |
| -sort              | Specifies the field name on which to sort. Valid field names are load, resistance, or capacitance.    |

#### **Examples**

■ The following example reports the five worst capacitance nets in the top level:

# Analysis and Report

Technology library: slow 1.5

Operating conditions: slow (balanced\_tree)

Wireload mode: segmented

\_\_\_\_\_\_

|       |       |         | Wire    | Wire                                       | Wireload |
|-------|-------|---------|---------|--------------------------------------------|----------|
| Net   | Loads | Drivers | Cap(fF) | $\operatorname{Res}(k-\operatorname{ohm})$ | Model    |
|       |       |         |         |                                            |          |
| ai    | 2     | 3       | 14.5    | 0.000                                      |          |
| n_135 | 2     | 2       | 10.4    | 0.000                                      |          |
| n_0   | 2     | 1       | 6.7     | 0.000                                      |          |
| ao[5] | 1     | 2       | 6.7     | 0.000                                      |          |
| bi    | 1     | 1       | 3.6     | 0.000                                      |          |
|       |       |         |         |                                            |          |

\_\_\_\_\_\_

The following example sorts the nets in the top level by the number of loads:

rc:\> report nets -sort load

\_\_\_\_\_\_

| ====== | ======= | .======= | ======= | ========   | =======  | ===== |
|--------|---------|----------|---------|------------|----------|-------|
|        |         |          | Wire    | Wire       | Wireload |       |
| Net    | Loads   | Drivers  | Cap(fF) | Res(k-ohm) | Model    |       |
|        |         |          |         |            |          |       |
| n_1    | 8       | 1        |         |            |          |       |
| clk    | 3       | 1        | 0.0     | 0.000      |          |       |
| n_135  | 2       | 2        | 10.4    | 0.000      |          |       |
| n_0    | 2       | 1        | 6.7     | 0.000      |          |       |
| ai     | 2       | 3        | 14.5    | 0.000      |          |       |
|        |         |          |         |            |          |       |

\_\_\_\_\_\_

The following example reports all the nets in the top level of the current design whose fanout is less than 2.

rc:\> report net -maxfanout 2

\_\_\_\_\_\_

| Net     | Loads | Drivers | Wire<br>Cap(fF) | Wire<br>Res(k-ohm) | Wireload<br>Model |
|---------|-------|---------|-----------------|--------------------|-------------------|
| inla[0] | 1     | 1       | 0.4             | 0.000              | AL_SMALL          |
| in1a[1] | 1     | 1       | 0.4             | 0.000              | AL_SMALL          |
| in1b[0] | 1     | 1       | 0.4             | 0.000              | AL_SMALL          |
| in1b[1] | 1     | 1       | 0.4             | 0.000              | AL_SMALL          |

#### **Analysis and Report**

| out2a[0] | 1 | 1 | 0.4 | 0.000 | AL_SMALL |  |
|----------|---|---|-----|-------|----------|--|
| out2a[1] | 1 | 1 | 0.4 | 0.000 | AL_SMALL |  |
| out2b[0] | 1 | 1 | 0.4 | 0.000 | AL_SMALL |  |
| out2b[1] | 1 | 1 | 0.4 | 0.000 | AL_SMALL |  |
| out3a[0] | 1 | 1 | 0.0 | 0.000 | AL_SMALL |  |
| out3a[1] | 1 | 1 | 0.0 | 0.000 | AL_SMALL |  |
| out3b[0] | 1 | 1 | 0.0 | 0.000 | AL_SMALL |  |
| out3b[1] | 1 | 1 | 0.0 | 0.000 | AL_SMALL |  |
| out4a[0] | 1 | 1 | 0.0 | 0.000 | AL_SMALL |  |
| out4a[1] | 1 | 1 | 0.0 | 0.000 | AL_SMALL |  |
| out4b[0] | 1 | 1 | 0.0 | 0.000 | AL_SMALL |  |
| out4b[1] | 1 | 1 | 0.0 | 0.000 | AL_SMALL |  |
|          |   |   |     |       |          |  |

You can specify an instance name to the above example and get information on the nets associated with the instance(s) whose fanout is less than 2.

■ The following example provides specific information on the n\_0 ai net:

■ The following example reports the nets associated with the g22/A bx\_reg2/D pin:

Analysis and Report

■ The following example takes pin names and reports the nets associated with them:

■ The following example shows that the address nets are SPEF annotated while the accum nets are not:

| ========   |     |   |   | ======= |       |
|------------|-----|---|---|---------|-------|
|            |     |   |   |         |       |
| ========   |     |   |   |         |       |
| address[0] | (@) | 1 | 1 | 1.0     | 0.000 |
| address[1] | (@) | 1 | 1 | 0.8     | 0.000 |
| accum[0]   |     | 1 | 1 | 2.1     | 0.000 |
| accum[1]   |     | 1 | 1 | 8.5     | 0.000 |

**Analysis and Report** 

# report operand\_isolation

```
report operand_isolation
    [-oi_instance instance...] [> file]
```

Reports operand-isolation information for the design. The information depends on whether the operand-isolation logic has been committed or not.

**Note:** This command only reports operand-isolation logic inserted by the RC-LP engine, provided that you do not remove the subdesigns corresponding to the operand-isolation logic. It does not report operand-isolation logic inserted by third-party tools.

#### **Options and Arguments**

```
-oi_instance instance
```

Reports detailed information for the specified operand-isolation instances. Information includes the name of the isolated instance, the list of control inputs and their associated switching activities, the list of data inputs that have been isolated, the list of output pins of the operand-isolation instance.

**Note:** If the isolated instance name is (flattened), the datapath instance was flattened during optimization.

file

Specifies the name of the file to which to write the report.

#### **Examples**

The following command gives a summary after operand-isolation logic has been inserted.

```
rc:/> report operand_isolation

Generated by: RTL Compiler-D (RC) version

....

Operand Isolation Instances

Module Operand Isolation Instance Width Isolated Instance Control Inputs

test RC_OI_HIER_INST 8 add_13_21 en1, en2
RC_OI_HIER_INST6 8 add_13_21 en1, en2
Total 2
```

September 2007 343 Product Version 7.1.2

**Analysis and Report** 

#### where

- Width is the width of the data\_bus input of the operand-isolation instance
- □ *Isolated instance* is the datapath instance whose input is isolated.
- Control inputs lists the control signals that are inputs to the operand-isolation instance
- The following command generates detailed operand-isolation instance information for the specified operand-isolation instance:

```
rc:/> report operand isolation -oi instance RC OI HIER INST
______
                        RTL Compiler-D (RC) version
 Generated by:
______
Operand Isolation Instance : RC_OI_HIER_INST
 Module:
                       test (test)
 Isolated Instance: add_13_21 (test/add_13_21)
 Control Inputs:
   RC_OI_CTRL_PORT
                               en1 (/designs/test/ports_in/en1)
                               TCF = (0.50000, 0.020000/ns)
   RC_OI_CTRL_PORT_1 =
                               en2 (/designs/test/ports_in/en2)
                               TCF = (0.50000, 0.020000/ns)
 Data Inputs:
   RC_OI_DATA_PORT
                               in1[7] ({/designs/test/ports_in/in1[7]})
                               in1[6] ({/designs/test/ports_in/in1[6]})
                               in1[5] ({/designs/test/ports_in/in1[5]})
                               in1[4] ({/designs/test/ports_in/in1[4]})
                               in1[3] ({/designs/test/ports_in/in1[3]})
in1[2] ({/designs/test/ports_in/in1[2]})
                               in1[1] ({/designs/test/ports_in/in1[1]})
                               in1[0] ({/designs/test/ports_in/in1[0]})
 Outputs:
   RC_OI_OUT_PORT
                               n_79 (/designs/test/i..13_21/pins_in/A[7])
                               n_78 (/designs/test/i..13_21/pins_in/A[6])
                               n_77 (/designs/test/i..13_21/pins_in/A[5])
                               n_76 (/designs/test/i..13_21/pins_in/A[4])
                               n_75 (/designs/test/i..13_21/pins_in/A[3])
n_74 (/designs/test/i..13_21/pins_in/A[2])
                               n_73 (/designs/test/i..13_21/pins_in/A[1])
                               n 72 (/designs/test/i..13 21/pins in/A[0])
```

#### **Related Information**

Reporting Operand Isolation Information in Low Power in Encounter RTL Compiler

Affected by this command: <u>synthesize</u> on page 256

Affected by these attributes: <u>lp\_operand\_isolation\_prefix</u>

**Analysis and Report** 

# report ple

```
report ple [design...] [> file]
```

The report ple command returns the physical layout estimation information for the specified design. For example, the command reports information like aspect ratio, shrink factor, site size, layer names, direction of layers, capacitance, resistance, and area.

#### **Options and Arguments**

| design S        | pecifies the design name or | n which to report. If no design is |
|-----------------|-----------------------------|------------------------------------|
| 9.9 × 2 × 2 × 2 |                             |                                    |

specified, the current design is loaded.

file Specifies the name of the file to which to write the report.

#### **Example**

■ The following example reports the ple information for the current design:

Aspect ratio : 1.00 Shrink factor : 1.00 Site size : 4.15 um

|        |           | Capacitance |
|--------|-----------|-------------|
| Layer  |           | / Length    |
| Name   | Direction | (pF/micron) |
|        |           |             |
| METAL1 | H         | 0.000215    |
| METAL2 | V         | 0.000218    |
| METAL3 | H         | 0.000215    |
| METAL4 | V         | 0.000212    |
| METAL5 | H         | 0.000130    |
| METAL6 | V         | 0.000159    |
|        |           | Resistance  |
| Layer  |           | / Length    |

# Command Reference for Encounter RTL Compiler Analysis and Report

| Name          | Direction | (ohm/micron)                 |  |
|---------------|-----------|------------------------------|--|
| METAL1        | Н         | 0.731250                     |  |
| METAL2        | V         | 0.385000                     |  |
| METAL3        | Н         | 0.385000                     |  |
| METAL4        | V         | 0.385000                     |  |
| METAL5        | H         | 0.385000                     |  |
| METAL6        | V         | 0.061364                     |  |
| Layer<br>Name | Direction | Area<br>/ Length<br>(micron) |  |
| METAL1        | Н         | 0.160000                     |  |
| METAL2        | V         | 0.200000                     |  |
| METAL3        | Н         | 0.200000                     |  |
| METAL4        | V         | 0.200000                     |  |
| METAL5        | H         | 0.200000                     |  |
| METAL6        | V         | 0.440000                     |  |

**Analysis and Report** 

#### report port

```
report port [-delay] [-driver] [-load] port... [> file]
```

Generates reports on the ports of the current design. By default, the report gives information on port direction, external delays, exception objects and their types, driver, slew, fanout load, pin capacitance and wire capacitance for the ports. You can also specify the port names on which the report is to be generated and control the data printed using the <code>-delay</code>, <code>-driver</code> and <code>-load</code> options.

#### **Options and Arguments**

| -delay  | Reports external delay information (rise and fall delay and the external delay object) |
|---------|----------------------------------------------------------------------------------------|
| -driver | Reports the external driver name and the slew (rise and fall) values of the ports.     |
| file    | Specifies the name of the file to which to write the report.                           |
| -load   | Reports the external fanout load and the pin and wire capacitance values of the ports. |
| port    | Specifies the port for which to generate the report.                                   |

#### **Example**

The following example reports the external delay information on the ck1, e\_out[6], and ena ports:

```
rc:/> report port -delay -driver -load ck1 e_out[6] ena
```

External Delays & Exceptions

| Port     | Dir   | Clock |       |       | Ext Delay<br>Object | Exception<br>Object/Type      |
|----------|-------|-------|-------|-------|---------------------|-------------------------------|
| ck1      | in    | CLK1  | 700.0 | 700.0 | in_del_1            | N/A                           |
|          |       | CLK2  | 500.0 | 500.0 | in_del_2            |                               |
| e_out[6] | out   | CLK1  | 200.0 | 200.0 | ou_del_1            | <pre>del_1 (path_delay)</pre> |
|          |       | CLK2  | 300.0 | 300.0 | ou_del_2            |                               |
|          |       |       | 300.0 | 300.0 | outrxt1             |                               |
| ena      | inout | CLK1  | 700.0 | 700.0 | in del 1            | N/A                           |

# Command Reference for Encounter RTL Compiler Analysis and Report

|     |       | CLK2 | 500.0 | 500.0 | in_del_2 |                               |
|-----|-------|------|-------|-------|----------|-------------------------------|
| ena | inout | CLK1 | 200.0 | 200.0 | ou_del_1 | <pre>del_1 (path_delay)</pre> |
|     |       | CLK2 | 300.0 | 300.0 | ou_del_2 |                               |
|     |       |      | 300.0 | 300.0 | outrxt1  |                               |

**Analysis and Report** 

#### report power

Reports the power consumed. The information returned depends on your current *position* in the design hierarchy and on the specified nets or instances.

With the -rtl option specified, the power consumed by the instances is cross-referenced to the corresponding line in the RTL files. Set the <a href="https://doi.org/10.1001/journal.org/">https://doi.org/10.1001/journal.org/<a href="https://doi.org/10.1001/journal.org/">https://doi.org/10.1001/journal.org/<a href="https://doi.org/10.1001/journal.org/">https://doi.org/10.1001/journal.org/<a href="https://doi.org/">https://doi.org/<a href="https://doi.or

**Note:** Nets connected to primary inputs and outputs are only reported at the top-level of an instance-based power report.

#### **Options and Arguments**

| -buffers libcell list |
|-----------------------|
|-----------------------|

Specifies the list of library cells that can be used as buffers in the clock tree.

**Note:** This option can only be specified with the <code>-clock\_tree</code> option.

clock Specifies the name of a clock for which you want to estimate the

clock tree power.

If no clock is specified, the power is estimated for all clocks in

the design.

-clock tree Estimates the power of the clock tree.

You can use this option with generic and mapped netlists.

September 2007 349 Product Version 7.1.2

**Analysis and Report** 

-depth number

Specifies the number of hierarchy levels to descend in the report. If an instance is specified, the depth starts from the position of that instance in the design hierarchy. Use a non-negative integer.

**Note:** This option only applies to instance-based power reports and is not supported for RTL power analysis.

Default: infinite (all levels of the hierarchy)

-detail

Adds an abbreviated version of the RTL line and a list of the instances that correspond to that RTL line. In this report, the dynamic power is replaced with the internal power and net power (the two components of dynamic power). The detailed report also returns the power information for the primary inputs.

**Note:** This option only applies to RTL power analysis.

Specifies the name of the file to which to write the report.

-flat

file

Reports the power of leaf instances (combinational and sequential instances) starting from the *current* position in the hierarchy.

- If you perform a gate-level power analysis, the number of hierarchical levels that are expanded depends on the setting of the -depth option.
- If you perform RTL power analysis, power information for all modules in the current hierarchy is shown.

If you specify neither the -flat or -hier option, the RC-LP engine uses the following defaults:

- If you perform a gate-level power analysis, the -hier option is assumed.
- In case of RTL power analysis, only power information for the top-level module is shown.

**Note:** This option only applies to instance-based power reports.

-full\_instance\_names

Reports the full path names of the instances.

-height float Specifies the estimated chip height (in microns).

**Note:** This option can only be specified with the <code>-clock\_tree</code> option and is optional if a DEF file was read in.

September 2007 350 Product Version 7.1.2

Analysis and Report

-hier Reports the power of hierarchical instances. The number of

hierarchical levels shown depends on the setting of the  ${\tt -depth}$ 

option.

Refer to the  $\underline{\mathtt{-flat}}$  option for the default settings used if you

specify neither the -flat or -hier option.

Note: This option only applies to instance-based power reports

and is not supported for RTL power analysis.

[instance | net] Specifies a net or instance for which you want the power to be

reported. Specify the path name to the object.

If no instances or nets are specified, the report is given for the

design or subdesign at the current position in the design

hierarchy.

Note: Net-based power reports are not supported for RTL power

analysis.

-leaf\_max\_fanout integer

Specifies the maximum number of flip-flops that can be driven

by a leaf clock buffer.

**Note:** This option can only be specified with the -clock\_tree

option.

-nworst number Prints only the top worst entries of a sorted report.

This option applies only to instance-based reports, and can only

be used with the -flat option.

-rtl Cross-references the power consumed to the corresponding

line in the RTL files. The report also returns the leakage power.

dynamic power, and total power for the top-level design.

-sort mode Indicates how to sort the report.

The following modes are available for *instance*-based reports:

file Sorts by RTL file and line number.

**Note:** This option applies only to RTL power analysis and is the default for RTL

power analysis.

internal Sorts by descending internal power.

leakage (default) Sorts by descending leakage power.

September 2007 351 Product Version 7.1.2

**Analysis and Report** 

net Sorts by descending net power.

switching Sorts by descending total switching

power, which is the sum of the internal

and net power.

Note: This option is not supported for

RTL power analysis.

The following modes are available for *net*-based reports:

load Sorts by descending capacitive load on

the net.

net Sorts by descending total switching

power.

prob Sorts by descending probability of the

nets being high.

rate Sorts by descending toggle rates of the

nets.

switching (default) Sorts by descending total switching

power.

**Note:** If a report is requested for nets and instances, but the specified sort mode applies only to one category, the other category will be sorted according to its default.

-tcf\_summary

Adds a summary to the power report listing the following:

- The total number of nets in the design.
- Nets asserted refer to nets with asserted switching activities (probability and toggle rate).
- Clock nets refer to nets that were defined as clocks in the timing (or SDC) constraints and that have no user-defined assertions.
- Constant nets refer to nets whose driver is either a constant object 0 or 1.

For net-based reports, an asterisk (\*) is appended to each net that has user-asserted switching activities.

-verbose

Replaces the dynamic power column with the components of the dynamic power—the internal power and net power.

September 2007 352 Product Version 7.1.2

**Analysis and Report** 

-width float

Specifies the estimated chip width (in microns).

**Note:** This option can only be specified with the -clock\_tree option and is optional if a DEF file was read in.

#### **Examples**

■ The following command requests a basic RTL power analysis of design mult\_bit\_muxed\_add.

```
rc:/> report power -rtl

...
Technology library: xxx yy
Operating conditions: _nominal_ (balanced_tree)
Wireload mode: enclosed

Leakage Dynamic Total
Design Power(nW) Power(nW) Power(nW)

mult_bit_muxed_add 71.146 1825.191 1896.337

Leakage Dynamic Total
Power(nW) Power(nW) Power(nW)

mult_bit_muxed_add 71.146 1825.191 1896.337

Leakage Dynamic Total
File Row Power(nW) Power(nW) Power(nW)

mult_bit_muxed_add.v 8 35.573 665.277 700.849
mult_bit_muxed_add.v 9 35.573 675.858 711.431
```

■ The following command shows RTL power analysis for all levels of the hierarchy:

|                                 |     | Leakage   | Dynamic   | Total     |
|---------------------------------|-----|-----------|-----------|-----------|
| File                            | Row | Power(nW) | Power(nW) | Power(nW) |
|                                 |     |           |           |           |
| <pre>mult_bit_muxed_add.v</pre> | 8   | 4.645     | 34.020    | 38.666    |
| <pre>mult_bit_muxed_add.v</pre> | 9   | 4.645     | 34.020    | 38.666    |
| muxed_add.v                     | 8   | 19.017    | 451.284   | 470.301   |
| muxed_add.v                     | 9   | 21.419    | 403.149   | 424.568   |
| muxed_add.v                     | 12  | 21.419    | 418.661   | 440.080   |

Analysis and Report

The following command requests a detailed RTL power analysis report.

| Design             |        | Internal Power(nW)    |         |
|--------------------|--------|-----------------------|---------|
| mult_bit_muxed_add | 71.146 | 1069.140              | 756.051 |
| Primary Input      |        | Internal<br>Power(nW) |         |
| a[1]               | 0.000  | 0.000                 | 39.658  |

| d[1]<br>d[0]<br>s | 0.000<br>0.000<br>0.000 | 0.000<br>0.000<br>0.000 | 39.658<br>39.658<br>166.795 |
|-------------------|-------------------------|-------------------------|-----------------------------|
| c[0]              | 0.000                   | 0.000                   | 39.658                      |
| b[0]<br>c[1]      | 0.000                   | 0.000                   | 39.658<br>39.658            |
| b[1]              | 0.000                   | 0.000                   | 39.658                      |
| a[0]              | 0.000                   | 0.000                   | 39.658                      |
| a[1]              | 0.000                   | 0.000                   | 39.658                      |

| File                 | Row | RTL Line Instar      | nces     | Leakage<br>Power(nW) | Internal Power(nW) | Net<br>Power(nW) |
|----------------------|-----|----------------------|----------|----------------------|--------------------|------------------|
| mult_bit_muxed_add.v | 8   | {muxed_ad0],s,y[0]); | g1       | 4.645                | 14.592             | 19.428           |
| mult_bit_muxed_add.v | 9   | {muxed_ad1],s,y[1]); | g1       | 4.645                | 14.592             | 19.428           |
| muxed_add.v          | 8   | {if (s) begin}       | g1<br>g1 | 19.017               | 368.714            | 82.570           |
| muxed_add.v          | 9   | $\{y = a + c;\}$     | g1<br>g1 | 21.419               | 330.293            | 72.856           |
| muxed_add.v          | 12  | $\{y = b + d;\}$     | g1<br>g1 | 21.419               | 340.948            | 77.713           |

■ The following command requests a detailed RTL power analysis report for instance add\_9\_15.

rc:/> report power -rtl -detail [find . -inst add\_9\_15]

\_\_\_\_\_

| File        | Row RTL Line | Leakage<br>Instances Power(nW) | <pre>Internal Net Power(nW) Power(nW)</pre> |
|-------------|--------------|--------------------------------|---------------------------------------------|
| muxed_add.v | 9 y = a + c; | add_9_15 21.419<br>add_9_15    | 330.293 72.856                              |

**Analysis and Report** 

**Note:** The report shows two add\_9\_15 instances because RTL Compiler found two instances with that name.

■ The following example first descends in the design hierarchy down to instance add\_9\_15, then requests a detailed RTL power analysis. The output is slightly different from the previous example.

■ The following command reports the power (after synthesis) at the current level in the hierarchy, which is the design. With the -hier option specified, the report lists the design and its hierarchical instances.

rc:/designs/mult bit muxed add> report power -verbose

■ The following command reports the power (after synthesis) at the current level in the hierarchy, which is the design. With the -verbose option specified, the report shows in addition the components of the dynamic power.

| re-/debighb/mare_bre_maxea_adds report power verbobe |       |           |           |           |                      |                     |
|------------------------------------------------------|-------|-----------|-----------|-----------|----------------------|---------------------|
|                                                      |       |           |           |           |                      |                     |
|                                                      |       |           |           |           |                      |                     |
| ==========                                           | ===== | =======   | =======   |           | =====                |                     |
|                                                      |       | Leakage   | Internal  | Net       | Dynamic<br>(Int+Net) | Total<br>(Leak+Dyn) |
| Instance                                             | Cells | Power(nW) | Power(nW) | Power(nW) | Power(nW)            | Power(nW)           |
|                                                      |       |           |           |           |                      |                     |
| mult_bit_muxed_ad                                    | d 6   | 71.146    | 1069.140  | 509.134   | 1578.273             | 1649.419            |
| ma0                                                  | 3     | 35.573    | 533.045   | 103.226   | 636.271              | 671.844             |
| ma1                                                  | 3     | 35.573    | 536.095   | 102.643   | 638.738              | 674.311             |

**Analysis and Report** 

■ The following command reports the power (after synthesis) at the current level in the hierarchy, which is the design. With the -flat option specified, the report lists leaf instances starting from the current position in the hierarchy.

| Instance | Cells |        | Power(nW) | Power(nW) |
|----------|-------|--------|-----------|-----------|
| ma0/g38  |       | 13.900 | 253.342   | 267.242   |
| ma0/g39  |       | 13.900 | 255.664   | 269.564   |
| ma1/g38  |       | 13.900 | 253.360   | 267.260   |
| ma1/g39  |       | 13.900 | 223.699   | 237.599   |
| ma0/g37  |       | 7.774  | 127.265   | 135.039   |
| ma1/g37  |       | 7.774  | 161.679   | 169.453   |

■ The following command reports the power (after synthesis) at the current level in the hierarchy, which is a subdesign. With the -hier option specified, the report lists the subdesign and its hierarchical instances. Because in this case there are no hierarchical instances, only the power for the subdesign is listed.

The following command reports the power for an instance and sorts the report according to descending net power.

| Instance | Cells | Leakage<br>Power(nW) | Dynamic<br>Power(nW) | Total<br>Power(nW) |
|----------|-------|----------------------|----------------------|--------------------|
| ma0/g39  |       | 13.900               | 255.664              | 269.564            |
| ma0/g38  |       | 13.900               | 253.342              | 267.242            |
| ma0/g37  |       | 7.774                | 127.265              | 135.039            |

■ The following command reports the power for an instance and a net.

**Analysis and Report** 

rc:/designs/mult\_bit\_muxed\_add> report power nets/a[1] ma0 -flat \_\_\_\_\_\_ Leakage Dynamic Instance Cells Power(nW) Power(nW) ma0/g38 13.900 253.342 267.242 13.900 255.664 269.564 7.774 127.265 135.039 ma0/g39

| Net       |     | Net        |       | Tog  | ggle  |      |       |
|-----------|-----|------------|-------|------|-------|------|-------|
| (asserted | * ) | Power (nW) | Prob. | Rate | (/ns) | Cap. | (nF)  |
| a[1]      |     | 32.659     | 0.500 |      | 0.020 |      | 2.800 |

#### **Related Information**

ma0/g37

Reporting on All Power Components in Low Power in Encounter RTL Compiler

Reporting Clock Tree Power in Low Power in Encounter RTL Compiler

Affected by this command: synthesize on page 256

Affected by these attributes: cell leakage power

leakage power scale in nW

Ip asserted probability

lp asserted toggle rate

lp\_power\_unit

Related attributes lp computed probability

lp computed toggle rate

lp leakage power

**Analysis and Report** 

# report power\_domain

```
report power_domain
  [-detail] [-mode]
  [-power_nets] [-qor]
  [> file]
```

Reports power domain related information.

**Note:** An asterisk (\*) identifies the default power domain.

Without any options specified, a summary report is given which shows for each power domain

- The name of the shutoff signal
- The polarity of the shutoff signal
- The operating voltage in the default power mode

# **Options and Arguments**

| -detail     | Prints the summary information and the information you would get by specifying the <code>-mode</code> , <code>-power_nets</code> and <code>-qor</code> options. |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| file        | Specifies the name of the file to which the report is to be written.                                                                                            |  |  |
| -mode       | Prints the operating voltage of each power domain in each power mode.                                                                                           |  |  |
| -power_nets | Prints for each power domain the following information for the power and ground nets:                                                                           |  |  |
|             | ■ The external power or ground net                                                                                                                              |  |  |
|             | ■ The internal power or ground net                                                                                                                              |  |  |
|             | ■ The power supply to which the net must be connected                                                                                                           |  |  |
|             | ■ The name of the library that describes the power supply                                                                                                       |  |  |

September 2007 358 Product Version 7.1.2

**Analysis and Report** 

-qor

Prints the following information for each power domain:

- The cell area
- The percentage of nets with user-asserted switching activities
- The dynamic power consumption
- The leakage power consumption

**Note:** The results are given for the current power mode and are affected by the setting of the lp\_power\_unit attribute.

#### **Example**

■ The following example shows the basic report (with no options specified).

The following example shows the power mode information. The default power mode is marked with an asterisk.

September 2007 359 Product Version 7.1.2

**Analysis and Report** 

■ The following example shows the power net information. The report indicates that no information was given for the ground nets.

| rc:/designs/top> report power_domain -power_nets |                    |              |                 |                                                                                                                      |  |
|--------------------------------------------------|--------------------|--------------|-----------------|----------------------------------------------------------------------------------------------------------------------|--|
| Power Nets                                       |                    |              |                 |                                                                                                                      |  |
| ==========                                       |                    | Nets         |                 |                                                                                                                      |  |
| Power Domain                                     | External           |              | Rail Connection | Library                                                                                                              |  |
| PD2<br>PD3<br>PD4                                | VDD_0.8<br>VDD_0.8 | VDD2<br>VDD3 | VDDH //         | /libraries/library_domains/ld_1/lib2<br>/libraries/library_domains/ld_1/lib2<br>/libraries/library_domains/ld_1/lib2 |  |
| Ground Nets                                      |                    |              |                 |                                                                                                                      |  |
|                                                  | Ground             | Nets         |                 |                                                                                                                      |  |
| Power Domain                                     | External           | Internal     | Rail Connection | Library                                                                                                              |  |

#### **Related Information**

Affected by these commands: <u>create\_power\_domain</u> on page 95

read cpf on page 124

**Analysis and Report** 

#### report qor

```
report qor [-levels_of_logic] [design]... [> file]
```

Reports the critical path slack, total negative slack (TNS), number of gates on the critical path, and number of violating paths for each cost group. It also gives the instance count, total area, cell area, leakage power, dynamic power, runtime, and host name information.

#### **Options and Arguments**

| design           | Specifies the design name on which to report. If no design is specified, the current design is loaded. |
|------------------|--------------------------------------------------------------------------------------------------------|
| file             | Specifies the name of the file to which the report is to be written.                                   |
| -levels_of_logic | Prints the number of gates on the critical path per cost group.                                        |

### **Example**

■ The following example reports the number of gates on the critical path per cost group data to standard out on the current design:

```
rc:\> report qor -levels_of_logic
______
 Generated by: RTL Compiler version date

Module: Cscan
 Module: cscan
Technology libraries: tutorial 1.0 slow_hvt 1.1
 Operating conditions: typical_case (balanced_tree)
 Wireload mode: enclosed
______
Timing
Cost Critical No of gates on Violating
Group Path Slack TNS Critical Path Paths
______
12C 1182.4 0
C2O 1987.2 0
                                    0
                           1
                                    0
Instance Count
Leaf Instance Count
                        41
Sequential Instance Count
                        16
Combinational Instance Count
Hierarchical Instance Count
Area & Power
```

September 2007 361 Product Version 7.1.2

Analysis and Report

| Total Area              | 106.445             |
|-------------------------|---------------------|
| Cell Area               | 106.445             |
| Leakage Power           | 0.583 nW            |
| Dynamic Power           | 8714.675 nW         |
| Total Power             | 8715.259 nW         |
|                         |                     |
| Max Fanout              | 2 (out1[0])         |
| Min Fanout              | 1 (in2[3])          |
| Average Fanout          | 1.2                 |
| Terms to net ratio      | 0.5                 |
| Terms to instance ratio | 3.0                 |
| Runtime                 | 4.19 seconds        |
| Hostname                | rcae030.cadence.com |

The "Total Area" statistic represents both the cell and net area while the "Cell Area" statistic includes only the cell area.

■ The following example reports the QoR data to standard out on the current design:

| rc:\> report qor                                                                                                  |             |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--|
|                                                                                                                   |             |  |  |  |  |  |
|                                                                                                                   |             |  |  |  |  |  |
| Timing                                                                                                            |             |  |  |  |  |  |
| Cost Omitical Wielsting                                                                                           |             |  |  |  |  |  |
| Cost Critical Violating Group Path Slack TNS Paths                                                                |             |  |  |  |  |  |
| I2C 1182.4 0 0                                                                                                    | •           |  |  |  |  |  |
| C2O 1987.2 0 0                                                                                                    |             |  |  |  |  |  |
| • • • • •                                                                                                         |             |  |  |  |  |  |
| Instance Count                                                                                                    |             |  |  |  |  |  |
| Leaf Instance Count 41 Sequential Instance Count 16 Combinational Instance Count 25 Hierarchical Instance Count 0 |             |  |  |  |  |  |
| Area & Power                                                                                                      |             |  |  |  |  |  |
| Total Area                                                                                                        | 106.445     |  |  |  |  |  |
| Cell Area                                                                                                         | 106.445     |  |  |  |  |  |
| Leakage Power                                                                                                     | 0.583 nW    |  |  |  |  |  |
| Dynamic Power                                                                                                     | 8714.675 nW |  |  |  |  |  |
| Total Power                                                                                                       | 8715.259 nW |  |  |  |  |  |
|                                                                                                                   |             |  |  |  |  |  |
| Max Fanout                                                                                                        | 2 (out1[0]) |  |  |  |  |  |
| Min Fanout                                                                                                        | 1 (in2[3])  |  |  |  |  |  |
| Average Fanout                                                                                                    | 1.2         |  |  |  |  |  |
|                                                                                                                   |             |  |  |  |  |  |

## **Analysis and Report**

| Terms to net ratio      | 0.5          |
|-------------------------|--------------|
| Terms to instance ratio | 3.0          |
| Runtime                 | 4.19 seconds |
| Hostname                | bree_olson   |

■ The following example reports the QoR data with Dynamic Voltage Frequency Scaling (DVFS):

Timing

|      | Cost    | Critical Path | Violating |
|------|---------|---------------|-----------|
| Mode | Group   | Slack         | Paths     |
|      |         |               |           |
| m1   | default | No paths      |           |
|      | I2C     | -202.6        | 1         |
|      | C20     | -116.5        | 1         |
|      | C2C     | No paths      |           |
|      | 120     | No paths      |           |
| m2   | default | -202.6        | 2         |
|      | I2C     | No paths      |           |
|      | C20     | No paths      |           |
|      | C2C     | No paths      |           |
|      | I20     | No paths      |           |

Instance Count

-----

Leaf Instance Count 2
Sequential Instance Count 1
Combinational Instance Count 1
Hierarchical Instance Count 1

Area & Power

Total Area 7.000
Cell Area 7.000

. . . . .

**Analysis and Report** 

## report scan\_power

```
report scan_power [-clock float]
    [ -flop float
    | -atpg [-atpg_options string] [-capture]
          [-start_vector integer] [-end_vector integer]
    | -scan_vectors file [-capture]
          [-start_vector integer] [-end_vector integer] ]
          [-report_only_switching] [-library string] [> file]
```

Reports the estimated average power consumption or average switching activities of the design during test.

**Note:** To use this command you need to have the Encounter Test software installed and your operating system PATH environment variable must include the path to the Encounter Test software. For more information on the exact product requirements, refer to Encounter Test Product Requirements for Advanced Features in Design for Test in Encounter RTL Compiler.

#### **Options and Arguments**

| -atpg              | Invokes Encounter Test to compute switching activities from the test vectors.                                                                                 |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -atpg_options stri | ng                                                                                                                                                            |
|                    | Specifies a string containing extra options to run ATPG-based analysis.                                                                                       |
|                    | <b>Note:</b> For more information on these options, refer to the create_tests command in the <i>Command Line Guide</i> (of the Encounter Test documentation). |
| -capture           | Reports the average power consumed in scan capture mode.                                                                                                      |
|                    | <b>Note:</b> This option must be specified with either the -atpg or -scan_vectors option.                                                                     |
| -clock float       | Specifies the frequency in MHz of the scan clock.                                                                                                             |
|                    | Default: frequency of the first test clock object found                                                                                                       |
| -end_vector intege | er                                                                                                                                                            |
|                    | Specifies at which test vector to stop when computing the switching activities.                                                                               |
| file               | Specifies the file to which to redirect the report.                                                                                                           |

September 2007 364 Product Version 7.1.2

**Analysis and Report** 

-flop float Specifies the frequency in MHz of the flops. The frequency

should not be more than the clock frequency.

Default: 50% of the clock frequency.

-library string Specifies the list of Verilog structural library files. Specify the list

in a quoted string.

Note: This option is only required when you invoke this

command on a mapped netlist.

-report\_only\_switching

Reports the average scan-in, scan-out, and average overall

switching activity (toggle rate).

When you combine this option with the -capture option, the

command reports the average capture switching activity.

**Note:** This information is only reported if you either requested to create test vectors (using the -atpg option) or specified to use

existing test vectors (using the -scan\_vectors option).

Otherwise, the average switching activity is computed based on

50% of the clock frequency.

-scan vectors file

Specifies a file containing test vectors. The file must be specified in TBDpatt format. The command can read files that

have been compressed with gzip (.gz extension).

Note: For more information on the TBDpatt format, refer to

Encounter Test Models Reference.

-start\_vector integer

Specifies from which test vector to start when computing the

switching activities.

Default: 1

**Analysis and Report** 

### **Examples**

The following three sets of commands are equivalent. They all specify two files to be used as Verilog simulation libraries.

```
set simLibs "sim/tsmc13.v sim/tpz013g3.v"
report scan_power -atpg -library $simLibs
set rootDir sim
set verilogLibs "$rootDir/tsmc13.v $rootDir/tpz013g3.v"
report scan_power -atpg -library $verilogLibs
set rootDir sim
report scan_power -atpg -library "${rootDir}/tsmc13.v ${rootDir}/tpz013g3.v"
```

■ The following command requests to estimate the power consumed during scan test when a scan clock frequency of 20 MHz is applied.

```
rc:/> report scan_power -clock 20
Computing the scan power with the following toggle frequencies:
... set clocks @ 20 MHz
... set flops @ 10.0 MHz (computed at 50% of clock frequency)
______
 Generated by:
               version
 Generated on:
                      date
 Module:
                      cpu
 Technology library: typical i...
Operating conditions: typical (balanced_tree)
Wireload mode: segmented
 Technology library:
                     typical 1.3
______
             Leakage Dynamic
                               Total
Instance Cells Power(nW) Power(nW)
        1588 0.285 93261.187 93261.472
cpu
```

The following command controls the type of latchfill used to fill the non-care bits (non-targeted faults) while generating the ATPG vectors. This results in a reduction of the scan power.

```
report scan_power -atpg -atpg_options "latchfill=repeat"
Computing the scan power with the following toggle frequencies:
... set clocks @ 20.0 MHz
... set flops @ 3.8 MHz (computed using scan power test vectors)
Generated by:
                    version
 Generated on:
                    date
 Module:
                    cpu
 Technology library: typical 1.3
Operating conditions: typical (balanced_tree)
 Wireload mode: segmented
______
            Leakage Dynamic
Instance Cells Power(nW) Power(nW)
      1588
             0.285 52384.169 52384.455
```

**Analysis and Report** 

■ The following command reports the average switching activity in scan-shift mode.

■ The following command reports the average switching activity in capture mode.

```
rc:/> report scan_power -atpg -report_only_switching -capture
...
Switching activity report (computed using scan power test vectors)
   Average capture switching activity: 0.49
```

#### Related Information

Analyzing the Scan Power in Design for Test in Encounter RTL Compiler

Affected by these constraints: <u>define dft test mode</u> on page 437

define dft test clock on page 433

**Analysis and Report** 

## report sequential

```
report sequential [-instance_hier instance] [-hier]
        [subdesign | design] [> file]
```

Generates a report on the sequential elements of the current design. The report provides the sequential element name, row, column, filename information, and the sequential element type (flip-flop (async set/rest, sync set/reset, sync enable), latch, or timing model).

**Note:** Set the <a href="https://hdl.track\_filename\_row\_col">hdl\_track\_filename\_row\_col</a> attribute to true before using the elaborate command to track the filename, row and column information.

#### **Options and Arguments**

file Specifies the name of the file to which to write the report.

-hier Reports all the flops in the design.

-instance\_hier instance

Specifies the hierarchical instance name to report flops.

subdesign | design | Specifies the design or subdesign name to report flops.

#### **Examples**

The following example reports all the sequential elements in the top level design:

rc:/> report sequential

Generated by: Version
Generated on: Date
Module: test
Technology library: slow 1.5

Operating conditions: slow (balanced\_tree)

Wireload mode: segmented

\_\_\_\_\_

| Register      | File  | Row | Column | Instantiated/<br>Inferred |           | Туре               |
|---------------|-------|-----|--------|---------------------------|-----------|--------------------|
|               |       |     |        |                           | 67.1 67   |                    |
| sync_rst_reg  | all.v | 12  | 16     | inferred                  | flip-flop | synchronous reset  |
| async_rst_reg | all.v | 21  | 27     | inferred                  | flip-flop | asynchronous reset |
| sync_set_reg  | all.v | 30  | 37     | inferred                  | flip-flop | asynchronous set   |
| no_rst_reg    | all.v | 39  | 45     | inferred                  | flip-flop |                    |

## Command Reference for Encounter RTL Compiler Analysis and Report

| <pre>sync_preset_reg all</pre>          | .v 44         | 58 i        | nferre   | d       | flip-fl    | op synchror             | nous set              |
|-----------------------------------------|---------------|-------------|----------|---------|------------|-------------------------|-----------------------|
| q_reg all                               | .v 6          | 12 i        | nferre   | d       | latch      |                         |                       |
| The following example                   | e reports a   | all the s   | equent   | ial ele | ments in t | he design:              |                       |
| rc:/> report sequen                     | tial -hie     | er          |          |         |            |                         |                       |
| report sequential: ]                    | prints a      | sequen      | tial i   | nstand  | ce report  | •                       |                       |
| ======================================= | ======        | =====       | =====    | =====   | ======     | =====                   |                       |
|                                         | ======        | =====       | =====    | =====   |            | =====                   |                       |
|                                         |               |             |          |         | tantiated  |                         |                       |
| Register                                |               |             |          |         | Inferred   |                         | Гуре<br>              |
| m2/m3/m4/m5/o_m5_0_:                    |               |             |          |         |            |                         |                       |
| m2/m3/m4/m5/o_m5_0_:                    | reg_2 hie     | r.v 27      | 7 22     | inst    | antiated   | flip-flop               | synchronous<br>enable |
| m2/m3/m4/m5/o_m5_1_:                    | reg_0 hie     | r.v 30      | 22       | inst    | antiated   | flip-flop               | synchronous<br>enable |
| m2/m3/m4/m5/o_m5_0_:                    | reg_0 hie     | r.v 23      | 3 22     | inst    | antiated   | flip-flop               | synchronous<br>enable |
|                                         |               |             |          |         |            |                         |                       |
| m2/o_m2_clk1_0_reg_                     | 2 hier.       | v 174       | 27       | insta   | antiated   | flip-flop               | synchronous<br>enable |
| The following example                   | renorte :     | timina      | model    |         |            |                         |                       |
|                                         | •             | a unning    | model    | •       |            |                         |                       |
| rc:> report sequent:                    |               | :=====      | =====    | =====   | .======    | =======                 |                       |
| Generated by:                           | RTL           | Compil      | er (RC   | ) Vers  | sion       |                         |                       |
| Generated on:                           | Date          | 9           |          |         |            |                         |                       |
| Module:                                 | m1            |             |          |         |            |                         |                       |
| Technology library:                     | slow          | 1.0         |          |         |            |                         |                       |
| Operating conditions                    | s: slow       | (bala       | nced_t   | ree)    |            |                         |                       |
| Wireload mode:                          | encl          | osed        |          |         |            |                         |                       |
| ======================================= | ======        | =====       | =====    | =====   |            | ========<br> tantiated/ |                       |
| Register                                |               | File        | R        | ow Col  |            | tantiated/<br>nferred   | Type                  |
| clockgate/g2clatch_                     | <br>tlat timi | <br>.ng_mod | <br>el.v | 22 2    | 29 inst    | <br>antiated t          | <br>iming_model       |

**Analysis and Report** 

## report slew\_calculation

```
report slew_calculation {pin} [-rise] [-fall] [> file]
```

Reports how the slew of a cell driver pin is calculated from the look up table in the loaded technology library. The formula for calculating the delay is provided at the bottom of the report.

## **Options and Arguments**

| file  | Redirects the report to the specified file.          |
|-------|------------------------------------------------------|
| -fall | Uses the falling slew calculation on the driver pin. |
| pin   | Specifies the cell driver pin.                       |
| -rise | Uses the rising slew calculation on the driver pin.  |

September 2007 370 Product Version 7.1.2

**Analysis and Report** 

## report summary

```
report summary [design]... [> file]
```

Reports the area by mode used by the design, cells mapped for the blocks in the specified design, the wireload model, and the timing slack of the critical path. It also reports if any design rule is violated and the worst violator information.

## **Options and Arguments**

| design | Specifies the design for which you want to generate a report.               |
|--------|-----------------------------------------------------------------------------|
|        | By default, a report is created for all designs currently loaded in memory. |
| file   | Specifies the name of the file to which to write the report.                |

## **Examples**

■ The following example generates a report of the area used by the design, the worst timing endpoint in the design, and the design rule violations summary.

```
rc:/> report summary
Generated by:
Generated on:
Generated on:
Module:
Technology library:
Operating conditions:

RTL Compiler (RC) version
date
tutorial 1.0
typical_case (balanced_tree)
 Wireload mode: enclosed
______
       Timing
           Endpoint
_____
-1082ps out1_tmp_reg[9]/D
       Area
Instance Cells Cell Area Net Area Wireload
              326
                         525
                                         AL_MEDIUM (S)
 (S) = wireload was automatically selected
       Design Rule Check
       _____
Max_transition design rule: no violations.
```

September 2007 371 Product Version 7.1.2

Analysis and Report

#### **Related Information**

<u>Performing Multi-Mode Timing Analysis</u> in Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler

Affected by this command: <u>synthesize</u> on page 256

create mode on page 210

**Analysis and Report** 

## report timing

```
report timing [-endpoints] [-summary][-lint]
    [-full_pin_names] [-physical] [-num_paths integer]
    [-slack_limit integer] [-worst integer]
    [-from {instance|external_delay|clock|port|pin}...]
    [-through {instance|port|pin}...]...
    [-to {instance|external_delay|clock|port|pin}...]
    [-paths string] [-exceptions exception...]
    [-cost_group cost_group] [> file]
    [-mode mode_name]
```

Generates reports on the timing of the current design. By default, the report gives you a detailed view of the critical path of the current design. When there are multiple designs in the current session, use the cd command to navigate into the particular design directory to generate the report. You can also generate a report on possible timing constraint problems (timing lint) or view slack at endpoints.

**Note:** All values are always expressed in picoseconds. This unit cannot be changed.

## **Options and Arguments**

```
-cost_group cost_group
                          Reports only paths for the specified cost groups.
file.
                          Specifies the name of the file to which to write the report.
                          Reports the slack at all timing endpoints in the design instead of
-endpoints
                          the detailed path report. The most critical endpoints are listed
                          first.
                          Reports only paths to which one of the specified exceptions
-exceptions
                          applies.
                          Note: This option can be combined with -from, -through,
                          -to, and -endpoints options to further restrict the path
                          reporting.
-from {instance|
                       external_delay| clock | port | pin}
                          Specifies a Tcl list of start points for the paths. The start points
                          can be input ports of your design, clock pins of flip-flops, clock
                          objects, or a combination of these, instances, or input ports to
                          which the specified external delay timing applies.
```

**Analysis and Report** 

-full\_pin\_names Prints the full hierarchical path of each pin in the report.

You can use these pin names from the report to paste into other

commands.

-lint Reports, in an abbreviated output, possible timing problems in

the design, such as ports that have no external delays, timing exceptions that cannot be satisfied, constraints that may have no impact on the design, and so on. See <a href="Checking the Constraints Using the report timing-lint Command">Constraints Using the report timing-lint Command</a> in Setting Constraints and Performing Timing Analysis in Encounter

RTL Compiler for a detailed list of constraint checks.

-mode mode\_name Reports the worst timing across all modes or analyzes timing in

one particular mode.

-num\_paths integer

Specifies the maximum number of paths to report.

Default: the value of -worst

**Note:** When combined with the <code>-endpoints</code> option, the number of endpoints is limited to the specified number.

-paths string Reports only the specified timing restricted paths. Create the

string argument using the specify paths command.

-physical Reports physical information, like the x, y location.

-slack\_limit integer

Reports only paths with a slack smaller than the specified

number.

-summary Generates a short timing report that includes timing slack,

start-point and end-point but does not include the full path.

-through {instance | port | pin}

Specifies a Tcl list of a sequence of points that a path must traverse. Points to traverse can be ports, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/

mapped combinational instances.

You can repeat the -through option to require that a path first must traverse one of the objects in the first set, then pass through one of the objects in the second set, and so on.

September 2007 374 Product Version 7.1.2

**Analysis and Report** 

-to {instance | external\_delay | clock | port | pin}

Specifies a Tcl list of endpoints for the paths. The endpoints can be output ports of your design, input pins of flip-flops, clock objects, or a combination of these, instances, or output ports to which the specified external delay timing exception applies.

Only paths that end at one of the ports or pins, or paths that are captured by one of the clock objects have the exception applied to them.

Specifies the maximum number of paths to report to each endpoint.

## **Examples**

■ The following example generates a report for the worst path to each of the four most-constrained endpoints. The extraction of the report shows four different endpoints:

Default: 1

```
rc:/designs/sample_design> report timing -num_paths 4
______
 Generated by: RTL Compiler (RC) version
______
path 1:
              Type Fanout Load Slew Delay Arrival
  Pin
                     (fF) (ps) (ps) (ps)
 ______
Timing slack :
            543ps
Start-point : accum[1]
End-point : aluout reg 7/D
path 2:
              Type Fanout Load Slew Delay Arrival (fF) (ps) (ps) (ps)
  Pin
_____
Timing slack :
           547ps
Start-point : accum[1]
End-point : aluout_reg_6/D
path 3:
              Type Fanout Load Slew Delay Arrival (fF) (ps) (ps)
  Pin
```

**Analysis and Report** 

Timing slack: 1030ps
Start-point: accum[1]
End-point: aluout\_reg\_5/D

path 4:

Pin Type Fanout Load Slew Delay Arrival (fF) (ps) (ps)

...

Timing slack: 1034ps
Start-point: accum[1]
End-point: aluout\_reg\_4/D

The following example also generates a report for the four worst paths in the current design, but compared to the previous example, three of the worst paths now have the same endpoint.

```
rc:/designs/sample_design> report timing -num_paths 4 -worst 4
______
 Generated by: RTL Compiler (RC) version
______
path 1:
              Type Fanout Load Slew Delay Arrival
  Pin
                         (fF) (ps) (ps) (ps)
______
Timing slack :
           543ps
Start-point : accum[1]
End-point : aluout_reg_7/D
path 2:
              Type Fanout Load Slew Delay Arrival (fF) (ps) (ps) (ps)
  Pin
Timing slack: 543ps
Start-point : data[1]
End-point : aluout_reg_7/D
path 3:
              Type Fanout Load Slew Delay
  Pin
                         (fF) (ps) (ps) (ps)
Timing slack : 543ps
Start-point : accum[1]
End-point : aluout_reg_7/D
```

## **Analysis and Report**

| path 4:                                  |      |        |      |               |                 |  |
|------------------------------------------|------|--------|------|---------------|-----------------|--|
| Pin                                      | Туре | Fanout |      | Delay<br>(ps) | Arrival<br>(ps) |  |
|                                          |      |        | <br> |               |                 |  |
| Timing slack<br>Start-point<br>End-point | -    | D      |      |               |                 |  |

The following example reports the slack at the four most-constrained endpoints:

The following example reports the path from input port 'a' that has the least slack:

■ The following example reports the physical information:

| rc:/> report timing -physical           |           |                 |      |            |               |            |     |                 |        |
|-----------------------------------------|-----------|-----------------|------|------------|---------------|------------|-----|-----------------|--------|
| ======================================= | =======   | =====           | ==== | ====       | =====         | ======     | === | =               |        |
| Pin                                     | Туре      | =====<br>Fanout |      |            | Delay<br>(ps) | Arrival    | === | Location<br>(x, | у)     |
| (clock clock1) wr_addr_reg[0]/CK        | launch    |                 |      | 0          |               | 0          |     |                 |        |
| <pre>wr_addr_reg[0]/Q (@) g154/A</pre>  | SDFFRHQX1 | 2               | 6.0  | 118<br>118 | +311          | 311<br>311 | R   | (107640,        | 51660) |

## **Analysis and Report**

```
3 10.9 105 +206
                                          517 R (102580, 51660)
g154/Y
           (@) CLKMX2X2
g146/B
                                105 +0
                                          517
g146/C0
           (@) ADDHXL 1 4.6 167 +189
                                          706 R (101660, 59040)
                                167 +0
                                          706
g145/A
(clock clock1)
               capture
                                         10000 R
______
Timing slack: 7997ps
Start-point : wr_addr_reg[0]/CK
       : wr_addr_reg[7]/D
End-point
```

(@) : Annotated capacitance.

■ The following example reports only a condensed version of the timing report:

```
rc:/> report timing
Timing slack : 9744ps
Start-point : in1[3]
End-point : out4
```

■ The following example reports the path with the least slack that uses a multi\_cycle exception named 'mc\_2'

```
rc:/> report timing -exceptions [find / -exception mc_2]
```

- The following example reports only the worst path being launched by clock clk1
  - rc:/> report timing -paths [specify\_paths -from clk1]
- The following example only prints the first three objects in each lint category. If there are more than three objects, a related message is issued:

```
report timing -lint
/designs/test/ports_out/S01
/designs/test/ports_out/S02
/designs/test/ports_out/S03
......
20 other pins in this category. Use the -verbose option for more details:
report timing -lint -verbose
```

**Analysis and Report** 

#### **Related Information**

<u>Performing Multi-Mode Timing Analysis</u> in <u>Setting Constraints and Performing Timing Analysis in Encounter RTL Compiler</u>

Affected by this command: <u>create mode</u> on page 210

specify paths on page 243

synthesize on page 256

**Analysis and Report** 

## report yield

```
report yield [-depth integer] [-min_count integer]
    [> file]
```

Reports the yield cost and yield percentage for each instance. This command is used in the design for manufacturing (DFM) flow.

## **Options and Arguments**

| -depth integer     | Specifies the number of levels of recursion.    |  |
|--------------------|-------------------------------------------------|--|
| -min_count integer |                                                 |  |
|                    | Specifies the minimum instance count per block. |  |
| file               | Redirects the report to the specified file.     |  |

## **Example**

■ The following example shows the defect-limited yield impact for library cell defects:

rc:/> report yield

| Instance | Cells | Cell Area | Cost         | Yield % |
|----------|-------|-----------|--------------|---------|
|          |       |           |              |         |
| cpu      | 470   | 659       | 1.600606e-05 | 99.9984 |
| alu1     | 248   | 283       | 7.606708e-06 | 99.9992 |
| pcount1  | 65    | 92        | 2.215669e-06 | 99.9998 |
| ireg1    | 33    | 88        | 1.629471e-06 | 99.9998 |
| accum1   | 33    | 88        | 1.629471e-06 | 99.9998 |
| decode1  | 50    | 67        | 1.568901e-06 | 99.9998 |

**Analysis and Report** 

## report\_cdn\_loop\_breaker

Reports the loop breaker buffers that were added by RTL Compiler and breaks the combinational loops for timing analysis. These buffers can also be removed with the <code>-remove</code> option. The <code>-sdcfile</code> option allows you to write out a SDC file with the appropriate <code>set\_disable\_timing</code> settings.

**Note:** You must load the load\_etc.tcl file to access this command.

## **Options and Arguments**

| design          | Specifies the design for which you want the report.                                                                                             |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| file            | Redirects the report to the specified file.                                                                                                     |
| -remove         | Removes all the CDN_LOOP_BREAKER buffers that were added by RTL Compiler.                                                                       |
| -sdcfile string | Creates an SDC file with the appropriate set_disable_timing settings.                                                                           |
| -version string | Specifies a particular SDC version for the SDC file created with the $-sdcfile$ option. The available versions are: 1.1, 1.3, or 1.4 (default). |

September 2007 381 Product Version 7.1.2

# Command Reference for Encounter RTL Compiler Analysis and Report

## **Design for Test**

- analyze testability on page 385
- <u>check atpg rules</u> on page 387
- check dft rules on page 389
- <u>compress scan chains</u> on page 393
- configure pad dft on page 397
- connect scan chains on page 398
- <u>define dft</u> on page 402
- <u>define dft abstract segment</u> on page 404
- define dft fixed segment on page 409
- define dft floating segment on page 411
- <u>define dft preserved segment</u> on page 413
- <u>define dft scan chain</u> on page 416
- define dft scan clock a on page 422
- <u>define dft scan\_clock\_b</u> on page 425
- <u>define dft shift enable</u> on page 428
- <u>define\_dft shift\_register\_segment</u> on page 431
- <u>define dft test\_clock</u> on page 433
- define dft test mode on page 437
- <u>dft\_trace\_back</u> on page 440
- fix dft violations on page 442
- identify shift register scan segments on page 446

**Design for Test** 

- identify test mode registers on page 448
- insert dft on page 451
- insert dft analyzed test points on page 452
- <u>insert\_dft boundary\_scan</u> on page 457
- insert dft lockup element on page 462
- insert dft shadow logic on page 463
- insert dft test point on page 467
- <u>insert dft user test point</u> on page 472
- <u>insert dft wrapper cell</u> on page 473
- read dft abstract model on page 476
- replace scan on page 478
- report dft chains on page 479
- report dft registers on page 480
- report dft setup on page 481
- report dft violations on page 482
- report scan\_power on page 483
- reset scan equivalent on page 484
- set compatible test clocks on page 485
- set scan equivalent on page 486
- write atpg on page 488
- write dft abstract model on page 491
- write et on page 494
- write scandef on page 497

**Design for Test** 

## analyze\_testability

```
analyze_testability [-library string]
    [-effort {low|medium|high}]
    [-atpg_options string]
    [-build_model_options string]
    [-fault_sample_size integer]
    [-etlog file] [-directory string] [design]
```

Invokes Encounter Test to perform Automatic Test Pattern Generator (ATPG) based testability analysis in either assume or fullscan mode.

**Note:** To use this command you need to have the Encounter Test software installed and your operating system PATH environment variable must include the path to the Encounter Test software. For more information on the exact product requirements, refer to <a href="Encounter Test">Encounter Test</a> <a href="Product Requirements">Product Requirements for Advanced Features</a> in <a href="Design for Test">Design for Test in Encounter RTL</a> <a href="Compiler">Compiler</a>.

## **Options and Arguments**

-atpg\_options string

Specifies a string containing the extra options to run ATPG-based testability analysis.

**Note:** For more information on these options, refer to the create\_tests command in the *Command Line Reference* (of the Encounter Test documentation).

-build\_model\_options string

Specifies a string containing the extra options to build a model.

**Note:** For more information on these options, refer to the build\_model command in the *Command Line Reference* (of the Encounter Test documentation).

design

Specifies the name of the top-level design on which you want to perform test analysis and test-point selection.

If you omit the design name, the top-level design of the current directory of the design hierarchy is used.

-directory string

Specifies the working directory for Encounter Test.

Default: /tmp/\_\_TB.pid\_\_ (where pid refers to process ID)

**Design for Test** 

-effort {low | medium | high}

Specifies the effort to be used for the ATPG-based testability

analysis.

Default: low

-et\_log file Specifies the name of the Encounter Test log file.

Default: eta\_from\_rc.log

-fault\_sample\_size integer

Specifies the number of faults simulated to predict the test coverage. This number affects the number of partitions or slices to be run depending on the total number of faults in the design.

The default sample size gives a good estimation of fault coverage while limiting the run time. Use a higher number to get a better accuracy, or a smaller number to reduce your run time.

Default: 20(K)

-library string

Specifies the list of Verilog structural library files.

**Note:** This option is only required when you invoke this command on a mapped netlist.

#### **Examples**

■ The following example performs only ATPG-based testability analysis. The command generates a report on the fault coverage in the log file.

```
analyze_testability
```

The following command instructs to build a model using the IEEE standard Verilog parser.

```
analyze_testability -build_mode_options "vlogparser=IEEEstandard"
```

#### **Related Information**

<u>Using Encounter Test Software to Analyze Testability</u> in *Design for Test in Encounter RTL Compiler*.

Affected by these constraints: <u>define dft test mode</u> on page 437

define dft test clock on page 433

**Design for Test** 

## check\_atpg\_rules

check\_atpg\_rules [-library string] [-compression] [-directory string] [design]

Generates a script to run Encounter Test to verify if the design and its test structures are ATPG-ready. More specifically, the generated script allows to check for

- Three-state drivers for contention
  - These conditions might cause manufacturing test problems
- Feedback loops
  - Failure to break combinational feedback loops might cause reduced test coverage.
- Clock signal races
  - Checks for any flip-flop with a potential race condition between its data and clock signal.
- Test clock control

This command generates the following files:

- et.exclude—A file listing objects to be excluded from the ATPG analysis
- et.modedef—A file describing the test mode when running ATPG in assumed scan mode
- topmodulename.ASSUMED.pinassign—A pin-assignment file that captures the top-level scan-related signals (shift-enable, test-mode, test-clock) and their test function used to build the testmode before actual scan chains exist in the design
- topmodulename.FULLSCAN.pinassign—A pin-assignment file that captures the top-level scan-related signals (shift-enable, test-mode, test-clock and scan data IOs) and their test function used to build the testmode when actual scan chains exist in the design
- If the ATPG-based testability analysis is run in compression mode, the following pin-assignment files are generated in addition to the topmodulename.FULLSCAN.pinassign file. In this case, All three files include the compression test signals with their appropriate test functions to validate their specific test mode:
  - □ topmodulename.COMPRESSION\_DECOMP.pinassign—A file generated only when inserting XOR-based decompression logic
  - topmodulename.COMPRESSION.pinassign—A file generated to verify the broadcast-based decompression logic
- topmodulename.et\_neltist.v—A netlist for Encounter Test

**Design for Test** 

- topmodulename.rc\_neltist.v—A netlist for Encounter RTL Compiler
- runet.tsv—A script file for Encounter Test to verify the design and its test structures

## **Options and Arguments**

| -compression      | Performs additional checks if the design has compression logic.                                             |  |
|-------------------|-------------------------------------------------------------------------------------------------------------|--|
| design            | Specifies the name of the top-level design for which you want to check if it ATPG-ready.                    |  |
|                   | If you omit the design name, the top-level design of the current directory of the design hierarchy is used. |  |
| -directory string | Specifies the working directory for Encounter Test.                                                         |  |
|                   | <b>Note:</b> If the script files already exist, rerunning the command will overwrite them.                  |  |
|                   | Default: ./check_atpg_rules                                                                                 |  |
| -library string   | Specifies the list of Verilog structural library files.                                                     |  |
|                   | <b>Note:</b> This option is only required when you invoke this command on a mapped netlist.                 |  |

## **Example**

rc:/> check\_atpg\_rules

Encounter Test scripts to check whether a design is ATPG ready have been written to directory  $'./check\_atpg\_rules'.$ 

Invoke the scripts as 'et -e ./check\_atpg\_rules/runet.tsv'

**Design for Test** 

## check\_dft\_rules

```
check_dft_rules [design]
    [-max_print_violations integer | > file]
    [-max_print_fanin integer]
```

Evaluates the design for DFT-readiness. Flip-flops that pass the DFT rule checks are later mapped to scan flip-flops during synthesis and included in a scan chain during scan connection. Flip-flops that fail the DFT rule checks and flip-flops marked with either a dft\_dont\_scan attribute or a preserve attribute, or flip-flops instantiated in lower-level blocks marked with a preserve attribute, are not mapped to scan flip-flops and are excluded from the scan chains. The DFT rule checker also analyzes the libraries and reports on the valid scan cells.

Table 9-1 lists the DFT rule violations that this command checks.

.

Table 9-1 Checking for DFT Rule Violations

| DFT Rule Violation                                      | Checked?    |
|---------------------------------------------------------|-------------|
| Uncontrollable asynchronous set or reset signals        | Checked     |
| Gated clocks and derived clocks                         | Checked     |
| Flip-flop's clock port connected to tied lines          | Checked     |
| Conflicting clock and asynchronous set or reset signals | Checked     |
| Bus conflicts or floating conditions                    | Not checked |

To maximize fault coverage, you should try to fix any DFT rule violations, so that all flip-flops can be included in a scan chain. You can either modify the RTL or use the DFT fix capabilities using the <u>fix dft violations</u> command.



To include the RTL file name and line number at which the DFT violation occurred in the messages produced by <code>check\_dft\_rules</code>, set the <code>hdl\_track\_filename\_row\_col</code> root attribute to <code>true</code> before elaboration.

You can find the objects created by the <code>check\_dft\_rules</code> command in:

/designs/design/dft/test\_clock\_domains

**Design for Test** 

## **Options and Arguments**

design Specifies the name of the top-level design to be checked. You

should specify this name in case you have multiple top designs

loaded.

If you omit the design name, the top-level design of the current

directory of the design hierarchy is used.

file Specifies the file to which to redirect the detailed output.

-max\_print\_fanin integer

Limits the number of pins and ports reported in the fanin cone

for any violation.

Default: 20

-max\_print\_violations integer

Controls the number of DFT violations for which the details are printed to the screen and log file. Specify -1 to write the details of all violations to the log file.

Default: 20

### **Example**

The following example defines the shift-enable signal and its active polarity, then runs the DFT rule checker. The output of the check\_dft\_rules command is written to the DFT.rules file. The return value of the command (2) corresponds to the number of violations found.

```
rc:/> define_dft shift_enable scan_en -active high
rc:/> check_dft_rules > DFT.rules
   Checking DFT rules for 'top' module under 'muxed_scan' style
   Checking DFT rules for clock pins
   ...
   Checking DFT rules for async. pins
   ...
   Detected 2 DFT rule violation(s)
    ... see the log file for more details
Number of user specified non-Scan registers: 0
        Number of registers that fail DFT rules: 4
        Number of registers that pass DFT rules: 1
   Percentage of total registers that are scannable: 20%
2
rc:/> sh more DFT.rules
Checking DFT rules for 'top' module under 'muxed_scan' style
```

**Design for Test** 

```
Processing techlib tsmc 25
  Identified a valid scan cell 'SDFFHQX1'
         active clock edge: rising
  Identified a valid scan cell 'SDFFHQX2'
         active clock edge: rising
Identified 60 valid usable scan cells
Detected 2 DFT rule violation(s)
        Summary of check_dft_rules
        Number of usable scan cells: 60
Clock Rule Violations:
        Internally driven clock net: 1
            Tied constant clock net: 0
                 Undriven clock net: 0
        Conflicting async/clock net: 0
                    Misc. clock net: 0
Async. set/reset Rule Violations:
        Internally driven async net: 1
              Tied active async net: 0
                 Undriven async net: 0
                    Misc. async net: 0
   Total number of DFT violations: 2
Clock Violation
# 0: internal or gated clock signal in module 'top', net 'Iclk', inst/pin 'g4/z'
(file: test3.v, line 11) [CLOCK-05]
  Effective fanin cone:
    clk
    en
Async Violation
# 1: async signal driven by a sequential element in module 'top', net 'Iset',
inst/pin 'Iset_reg/q' (file: test3.v, line 13) [ASYNC-05]
  Effective fanin cone:
    Iset_reg/q
        Violation # 0 affects 4 registers
Violation # 1 affects 4 registers
        Note - a register may be violating multiple DFT rules
Total number of Test Clock Domains: 1
  DFT Test Clock Domain: clk
        Test Clock 'clk' (Positive edge) has 1 registers
Number of user specified non-Scan registers: 0
                                              4
    Number of registers that fail DFT rules:
    Number of registers that pass DFT rules:
                                                1
Percentage of total registers that are scannable: 20%
```

**Design for Test** 

## **Related Information**

Running the DFT Rule Checker in Design for Test in Encounter RTL Compiler.

Affected by these constraints: <u>define dft shift enable</u> on page 428

define dft test mode on page 437

define dft test clock on page 433

Affects these commands: <u>connect\_scan\_chains</u> on page 398

fix dft violations on page 442

report dft registers on page 480

synthesize on page 256

Affected by these attributes: <u>dft\_controllable</u>

dft\_dont\_scan

dft identify test signals

dft identify top level test clocks

dft\_scan\_style

(instance) preserve

(subdesign) preserve

Sets these attributes: <u>dft\_status</u>

dft\_violation

**Design for Test** 

## compress\_scan\_chains

```
compress_scan_chains -ratio integer
    [-chains actual_scan_chain...] [-auto_create]
    [-decompressor string]
    [-master_control test_signal]
    [-compression_enable test_signal] [-spread_enable test_signal]
    [-mask [-mask_load test_signal]
    [-mask_enable test_signal] [-mask_clock {port|pin}]
    [-mask_sdi {port|pin}] [-mask_sdo {port|pin}]
    [-shared_output]]
    [-preview] [-inside instance] [design]
```

Adds decompression and compression logic to reduce the effective length of the scan chains.

**Note:** To use this command you need to have the Encounter Test software installed and your operating system PATH environment variable must include the path to the ET executable (et). For more information on the exact product requirements, refer to Encounter Test Product Requirements for Advanced Features in Design for Test in Encounter RTL Compiler.

#### **Options and Arguments**

-auto\_create

Allows to automatically create the necessary test pins as top-level ports.

If you omitted any of the following options

compression\_enable, spread\_enable, mask\_load,
mask\_clock, mask\_enable, mask\_sdi, and mask\_sdo the
ports will be created and named as

prefixcompression\_enable, prefixspreader,
prefixmask\_load, prefixmask\_clk,
prefixmask\_enable, prefixmask\_sdi,

prefixmask\_sdo, using the dft\_prefix attribute setting.

-chains actual\_scan\_chain

Specifies the names of the actual scan chains to be compressed.

By default all actual scan chains are compressed.

-compression\_enable test\_signal

Specifies the name of the test signal that enables configuring the actual scan chains in compression mode.

**Design for Test** 

Note: If you do not specify the auto\_create option, this test signal must have been defined using the define\_dft test\_mode command. The input port driving this test signal (object) can be an existing functional pin (specified through the -shared\_in option of define\_dft test\_mode) if you requested to build the compression logic with a master control signal (-master\_control). If you do not specify the -master\_control option is, you must define the -compression\_enable signal without the -shared\_in option.

-decompressor {xor | broadcast}

Specifies the type of decompression logic to be build:

- xor specifies to build an XOR-based spreader network in addition to the broadcast-based decompression logic
- broadcast specifies to build a broadcast-based decompression logic (simple scan fanout).

Default: broadcast

design

Specifies the name of the top-level design whose scan chains must be compressed. You should specify this name in case you have multiple top designs loaded.

If you omit the design name, the top-level design of the current directory of the design hierarchy is used.

-inside instance

Specifies the instance in which to instantiate the compression logic.

By default, the compression logic is inserted as a hierarchical instance in the top-level of the design.

-mask

Inserts compression-masking logic.

-mask\_clock {pin|port}

Specifies the clock that controls the mask registers.

**Note:** The input port associated with option can be an existing functional pin that is not used as a test clock in full scan mode.

September 2007 394 Product Version 7.1.2

**Design for Test** 

-mask\_enable test\_signal

Specifies the name of the test signal that controls whether mask bits should be applied during the current scan cycle.

Note: If you do not specify the auto\_create option, this test signal must have been defined using the define\_dft test\_mode command. The input port driving this test signal (object) can be an existing functional pin (specified through the -shared\_in option of the define\_dft test\_mode command).

-mask\_load test\_signal

Specifies the name of the test signal that enables loading of the mask data into the mask data registers.

Note: If you do not specify the auto\_create option, this test signal must have been defined using the define\_dft test\_mode command. The input port driving this test signal (object) can be an existing functional pin (specified through the -shared\_in option of the define\_dft test\_mode command).

-mask\_sdi {pin|port}

Specifies the scan data input pin or port of the mask channel.

**Note:** The input port associated with this option can be an existing functional pin.

-mask\_sdo {pin|port}

Specifies the scan data output pin or port of the mask channel.

-master\_control test\_signal

Specifies the master control signal that gates test pins and signals used for compression.

**Note:** This test signal must have been defined using the define\_dft test\_mode command with a dedicated test port.

-preview

Reports the requested ratio, the maximum original scan chain length, the maximum subchain length, and the number of internal scan channels that would be created without making modifications to the netlist. Use this option to verify your compression architecture prior to inserting the compression logic.

**Design for Test** 

-ratio integer Controls the maximum length of the internal scan channels.

The length of the internal scan channels is determined by dividing the longest actual scan chain length by the ratio.

-spread\_enable test\_signal

Specifies the name of the test signal that enables applying the

input test data to an XOR-based spreader network.

Use this option together with the decompressor xor option.

**Note:** If you do not specify the auto\_create option, this test

signal must have been defined using the define\_dft test\_mode command. The input port driving this test signal object can be an existing functional pin (specified through the

-shared\_in option of the define\_dft test\_mode

command).

-shared\_output Specifies whether the scan data output port of the mask

channel must be shared with a functional port.

#### Related Information

Compressing Scan Chains in Design for Test in Encounter RTL Compiler

Affected by these constraints: <u>define dft shift enable</u> on page 428

define dft test mode on page 437

Affected by these commands: <u>connect\_scan\_chains</u> on page 398

Affects this command: report dft chains on page 479

Sets these attributes: <u>compressed</u>

dft compression signal

dft compression clock

**Design for Test** 

# configure\_pad\_dft

```
configure_pad_dft -mode {input | output | tristate}
  -test_mode test_signal {pin|port}
```

Inserts the required logic to configure the data direction control for a bidirectional or tristate pad during test mode.

**Note:** This command can configure a generic pad.

## **Options and Arguments**

-mode {input | output | tristate}

Specifies in which mode the pad must be configured in test

mode.

input Specifies to configure the pad in input mode.

output Specifies to configure the pad in output

mode.

tristate Specifies to disable the pad.

{pin|port} Specifies the pin or top-level port that is connected to the I/O

pad that the RC-DFT engine needs to configure.

-test\_mode test\_signal

Specifies the test signal to use to control the pad.

**Note:** You must have specified the test signal using either the define\_dft shift\_enable or define\_dft test\_mode

constraint.

#### **Related Information**

Affected by these constraints: define dft shift enable on page 428

define dft test mode on page 437

Affects these commands: <u>check\_dft\_rules</u> on page 389

connect\_scan\_chains on page 398

**Design for Test** 

## connect\_scan\_chains

```
connect_scan_chains [design]
     [-preview] [-auto create chains]
     [-incremental] [-chains chain_list]
     [-elements element list]
     [-pack | -create empty chains]
     [-physical]
     [-power_domain power_domain_list]
```

Configures and connects scan flip-flops which pass the DFT rule checks into scan chains. This command works at the current level of the hierarchy and all lower hierarchies instantiated in this module. The design must be mapped to the target library before connecting scan chains in a design.

The command returns the number of scan chains that the scan configuration engine creates (or would create if you use the -preview option).

You can find the objects created by the connect scan chains command in:

```
/designs/design/dft/actual_scan_chains
/designs/design/dft/actual_scan_segments
```

## **Options and Arguments**

-auto\_create\_chains Allows the scan configuration engine to add new chains that are not defined through a define dft scan chain constraint.

> Without this option, the scan configuration engine reports an error if it needs more scan chains than have been defined with the define dft scan chain command.

-chains chain list Connects only the specified user-defined chain names. If the list is empty, none of the user-defined chains can be connected at this time. New chains are created if you specify the -auto\_create\_chains option.

> The specified user-defined chains must have been defined using a define dft scan chain constraint.

If omitted, all user-defined chains can be connected.

**Design for Test** 

-create\_empty\_chains

Allows the scan configuration engine to create empty scan chains by making a direct connection from their scan data input to their scan data output if the number of scan chains to be configured is less than the minimum number of scan chains required in the design.

**Note:** Do not use this option when configuring scan chains to be used as internal scan channels that are loaded and unloaded using on-chip compression logic.

If this option is not specified, the scan configuration engine will move scan flops between compatible chains to satisfy the minimum number of scan chains requirement. This can result in configured scan chains having a sequential depth of one element.

design

Specifies the name of the top-level design to be checked. You should specify this name in case you have multiple top designs loaded.

If you omit the design name, the top-level design of the current directory of the design hierarchy is used.

-elements element\_list

Considers only the specified elements for scan chain connection. An element can be a flip-flop, segment, or a hierarchical instance.

If you specify a hierarchical instance, all flops in this hierarchical instance that pass the DFT rule checker and that are mapped to scan for DFT, will be added to the chains.

If some of the scan flops in a hierarchical instance belong to a segment that crosses the boundary of this instance, these scan flops will only be connected if the remaining elements of the segment are also specified with the <code>-elements</code> option—either directly or indirectly through another hierarchical instance.

**Note:** If you specify this option with the -power\_domain option, the specified elements must belong to the specified power domains.

September 2007 399 Product Version 7.1.2

**Design for Test** 

-incremental Adds new chains in incremental mode, without changing

already connected scan chains stored in

/designs/design/dft/report/actual\_scan\_chains

Do not use user-defined chains with the same names as the

actual\_scan\_chains.

-pack Packs the scan chains to their maximum limit instead of

balancing the chains (that is, attempting to create chains with

similar lengths).

You can specify a chain-specific constraint using the -max\_length option of the <u>define dft scan chain</u> command or a global constraint by setting the value of the

dft\_max\_length\_of\_scan\_chains attribute.

-physical Specifies to use the placement locations of the scan flops to

connect the scan chains.

The placement information is obtained from the DEF file read in

with the read\_def command.

-power\_domain power\_domain\_list

Considers only the scan flops that belong to the specified power

domain(s) for scan chain connection.

-preview Reports how the scan chains will be connected, but makes no

modifications to the netlist. Use this option to verify your scan-chain architecture prior to connecting the scan chains.

#### **Related Information**

Controlling Scan Configuration in Design for Test in Encounter RTL Compiler

<u>Library-Domain Aware Scan Chain Configuration in Design for Test in Encounter RTL Compiler</u>

<u>Power-Domain Aware Scan Chain Configuration</u> in *Design for Test in Encounter RTL Compiler* 

**Design for Test** 

Physical Scan Chain Synthesis in Design for Test in Encounter RTL Compiler

Affected by these constraints: <u>define\_dft abstract\_segment</u> on page 404

<u>define dft fixed segment</u> on page 409 <u>define dft floating segment</u> on page 411

define dft preserved segment on page 413

define dft scan chain on page 416

define dft scan clock a on page 422

define dft scan clock b on page 425

define dft shift enable on page 428

define dft shift register segment on page 431

set compatible test clocks on page 485

Affected by these commands: <u>check\_dft\_rules</u> on page 389

fix dft violations on page 442

synthesize on page 256

Affects this command: report dft chains on page 479

Sets these attributes: Actual Scan Chain attributes

Actual Scan Segment attributes

Affected by these attributes: <u>dft\_lockup\_element\_type</u>

dft max length of scan chains

dft min number of scan chains

dft mix clock edges in scan chains

dft\_prefix

dft\_scan\_map\_mode

**Design for Test** 

# define\_dft

Defines a DFT object. A DFT object can be a test signal, scan segment, or scan chain.

## **Options and Arguments**

| abstract_segment       | Defines an abstract scan-chain segment object.                      |
|------------------------|---------------------------------------------------------------------|
| fixed_segment          | Defines a fixed scan-chain segment object.                          |
| floating_segment       | Defines a floating scan-chain segment object.                       |
| preserved_segment      | Defines a preserved scan-chain segment object.                      |
| scan_chain             | Defines a scan chain.                                               |
| scan_clock_a           | Defines the scan clock of the master latch for the LSSD scan style. |
| scan_clock_b           | Defines the scan clock of the slave latch for the LSSD scan style.  |
| shift_enable           | Defines a test_signal object of type shift_enable.                  |
| shift_register_segment | Defines a shift register scan-chain segment object.                 |
| test_clock             | Defines a test clock object.                                        |
| test_mode              | Defines a test_signal object of type test_mode                      |

**Design for Test** 

#### **Related Information**

Related commands: <u>define\_dft abstract\_segment</u> on page 404

define dft fixed segment on page 409

define dft floating segment on page 411

define dft preserved segment on page 413

define dft scan chain on page 416

define dft scan clock a on page 422

define dft scan clock b on page 425

define dft shift enable on page 428

define dft shift register segment on page 431

define dft test clock on page 433

define dft test mode on page 437

**Design for Test** 

## define\_dft abstract\_segment

```
define_dft abstract_segment [-name segment_name]
     {-module subdesign | -instance instance | -libcell cell}
     -sdi subport -sdo subport
     -clock port subport [-fall|-rise] [-off state {high|low}]
     [ -tail clock port subport
       [-tail_edge_fall | -tail_edge_rise]
       [-tail_clock_off_state {high|low}] ]
     [-other_clock_port subport
       [-other_clock_off_state {high|low}]]...
     { { -shift_enable_port subport -active {high|low}
        -connected shift enable }
     { -scan_clock_a_port subport -scan_clock_b_port subport
        -connected_scan_clock_a -connected_scan_clock_b } }
     [ -test_mode_port subport
       -test mode active {high|low} ]...
     -length integer [-skew_safe]
```

Defines an abstract segment. An abstract segment can be defined for objects of type blackbox, logic abstract module, or libcell timing model.

An abstract segment is a user-specified scan segment used at the next level of integration to define the sets of scan chains previously created for the object.

The command returns the directory path to the object that it creates. You can find the objects created by the define\_dft abstract\_segment constraints in:

/designs/top\_design/dft/scan\_segments

## **Options and Arguments**

```
-active {low|high} Specifies the active value for the shift-enable port.
-clock_port subport
```

Specifies the clock port—at the boundary of the blackbox or logic abstract module—driving the flip-flops at the head of the segment.

**Design for Test** 

-connected\_scan\_clock\_a (-connected\_scan\_clock\_b)

Indicates that the scan\_clock\_a (scan\_clock\_b) port of the module boundary is driven by external logic (preconnected). The external logic connected to the scan clock a (scan\_clock\_b) pin of the module will not be modified by the scan configuration engine.

**Note:** This option applies only for the clocked LSSD scan style.

-connected shift enable

Indicates that the shift enable port of the module boundary is driven by external logic (preconnected) or that the shift enable signal is internally generated within the module boundary. In either case, the external logic connected to the shift enable pin of the module, or the internal logic driving the shift enable pins of the flip-flops in the module will not be modified by the scan configuration engine.

This option cannot be specified together with the -shift\_enable option.

-fall | -rise

Specifies the active edge of the clock specified through the -clock port option.

Default: -rise

-instance instance

Specifies the instance name of the module for which the abstract segment is defined.

-length integer

Specifies the length of the abstract segment.

-libcell cell

Specifies the library cell for which the abstract segment is defined. This option applies to library cells that are implemented as timing models and whose description includes the relevant test-related pins (such as scan data input and output, clock, shift-enable) to infer the scan chain architecture.

-module *subdesign* 

Specifies the subdesign (module) to which the element

belongs.

-name segment name Defines a name for the segment that you can use to reference

in the define dft scan chain constraint.

September 2007 405 Product Version 7.1.2

**Design for Test** 

-off\_state {high|low}

Specifies the off state of the system clock specified through the -clock\_port option.

**Note:** This option applies only to the clocked LSSD scan style.

-other\_clock\_off\_state {high|low}

Specifies the off state of the system clock specified through the -other\_clock\_port option.

**Note:** This option applies only to the clocked LSSD scan style.

-other\_clock\_port subport

Specifies the clock port—at the boundary of the blackbox or logic abstract module—of another system clock used to drive some flip-flops in the abstract segment.

This option is only required if the clock is different from the clock specified through the -clock\_port option or the -tail\_clock\_port option.

-scan\_clock\_a\_port (-scan\_clock\_b\_port) subport

Specifies the scan\_clock\_a (scan\_clock\_b) port at the boundary of the blackbox or logic abstract module to which the segment belongs. Specify this option to have the connect\_scan\_chains command make the connection from the top-level scan\_clock\_a (scan\_clock\_b) signals to the scan\_clock\_a (scan\_clock\_b) port of the module.

**Note:** This option applies only for the clocked LSSD scan style.

Specifies the scan data input (scan data output) of the segment.

- For a segment in a blackbox, specify a subport (port of the blackbox or logic abstract module).
- For a segment defined for a libcell, specify a pin of the libcell.

-sdi (-sdo)

September 2007 406 Product Version 7.1.2

**Design for Test** 

-shift\_enable\_port subport

Specifies the shift enable port at the boundary of the blackbox or logic abstract module to which the segment belongs. Specify this option if you want the connect\_scan\_chains command to make the connection from the top-level shift-enable signals to the shift-enable ports of the modules.

This option cannot be specified together with the -connected\_shift\_enable option.

-skew\_safe

Indicates whether the abstract segment has a data lockup element connected at the end of its scan chain.

-tail\_clock\_off\_state {high|low}

Specifies the off state of the system clock specified through the -tail\_clock\_port option.

**Note:** This option applies only to the clocked LSSD scan style.

-tail\_clock\_port port

Specifies the clock port—at the boundary of the blackbox or logic abstract module—driving the flip-flops at the tail of the segment. This option is only required if the clock used at the tail of the abstract segment is different from the clock specified through the -clock port option.

-tail\_edge\_fall | -tail\_edge\_rise

Specifies the active edge of the clock specified through the -tail\_clock\_port option.

Default: -tail edge rise

-test\_mode\_active {low | high}

Specifies the active value for the test-mode port.

This option should immediately follow the corresponding -test\_mode\_port option.

-test\_mode\_port subport

Specifies the test mode port at the boundary of the blackbox module to which the segment belongs.

Specify this option when the block-level design includes test-mode activated logic.

September 2007 407 Product Version 7.1.2

**Design for Test** 

When the test-mode signals are specified, the propagated values of the top-level test-mode signals must match the expected block-level test-mode values and the segment must also pass the clock-controllability rule checks in order for the segment to be included into a top-level scan chain.

**Note:** The tool does not make connections to the test-mode ports of the block-level design. The connections should already exist in the netlist.

### **Examples**

■ The following example defines an abstract segment with length 3 in blackbox module b. The clock driving the flip-flops at the tail of the segment is the same as the clock driving the first elements in the segment.

```
rc:/> define_dft abstract_segment -name al -module b -length 3 \ -sdi \{p4[0]\} -sdo \{p5[0]\} -shift_enable \{p6[0]\} -active high -clock p3 -rise
```

■ The following example defines an abstract segment in a timing model reference COMBELEM with length 20.

```
rc:/> define_dft abstract_segment -name combElem_seg -libcell COMBELEM \
-sdi A -sdo Z -shift_enable_port B -active hi -clock_port D2 -rise -length 20
```

■ The following example defines an abstract segment ABS with length 10 in instance o1. The same clock clk with active rising edge is used for all flip-flops of the segment.

```
define_dft abstract_segment -instance o1 -sdi sdi -sdo sdo \
-shift_enable_port se -active hi -clock_port clk -rise -length 10 -name ABS
```

#### **Related Information**

Defining Abstract Segments in Design for Test in Encounter RTL Compiler

Using Abstract Segments in Design for Test in Encounter RTL Compiler

Affects this constraint: <u>define dft scan chain</u> on page 416

Affects these commands: <u>connect\_scan\_chains</u> on page 398

report dft chains on page 479

Sets these attributes: Scan Segment Attributes

**Design for Test** 

# define\_dft fixed\_segment

```
define dft fixed segment [-name segment name]
     {pin|port|instance|segment_name} ...
```

Defines a fixed segment. In a fixed segment, the elements must be connected in the specified order, and they cannot be reordered by a physical scan reordering tool.

A fixed segment is a user-specified scan segment which can be associated with either

- A user-defined top-level chain—created using the define dft scan chain command
- A tool-created scan chain—created using the <u>connect scan chains</u> command

The command returns the directory path to the object that it creates. You can find the objects created by the define\_dft fixed\_segment constraints in:

```
/designs/top_design/dft/scan_segments
```

## **Options and Arguments**

```
{pin|port|instance|segment_name}
```

Specifies an element in the scan segment being defined. List the elements in the order they should appear in the scan chain (in shift order, that is, left-most corresponds to first bit shifted-in). An element can be hierarchical pin, a port, a flip-flop instance or a scan segment.

-name segment\_name Defines a name for the segment that you can use to reference in the define dft scan chain constraint.

### **Examples**

The following example defines the fixed segment used in the example for define dft scan\_chain on page 416.

```
define_dft fixed_segment -name segBody *seq/out_reg_1 *seq/out_reg_3
```

**Design for Test** 

#### **Related Information**

Creating Head, Body, and Tail Segments in Design for Test in Encounter RTL Compiler

Affects this constraint: <u>define dft scan chain</u> on page 416

Affects these commands: <u>connect\_scan\_chains</u> on page 398

report dft chains on page 479

Sets these attributes: Scan Segment Attributes

**Design for Test** 

# define\_dft floating\_segment

```
define_dft floating_segment [-name segment_name]
     {pin|port|instance|segment_name} ...
```

Defines a floating segment. In a floating segment, the order of the elements can be changed during scan configuration and by a physical scan reordering tool.

A floating segment is a user-specified scan segment which can be associated with either

- A user-defined top-level chain—created using the define dft scan chain command
- A tool-created scan chain—created using the <u>connect scan chains</u> command

The command returns the directory path to the object that it creates. You can find the objects created by the define\_dft floating\_segment constraints in:

```
/designs/top_design/dft/scan_segments
```

## **Options and Arguments**

```
{pin|port|instance|segment_name}
```

Specifies an element in the scan segment being defined. List the elements in the order they should appear in the scan chain (in shift order, that is, left-most corresponds to first bit shifted-in). An element can be a hierarchical pin, a port, a flip-flop instance or a scan segment.

-name segment\_name Defines a name for the segment that you can use to reference in the define dft scan chain constraint.

### **Examples**

The following example defines the floating segments used in the example for define dft scan\_chain on page 416.

```
rc:/designs/test> define dft floating segment -name segHead \
*seq/out_reg_4 *seq/out_reg_5
rc:/designs/test> define_dft floating_segment -name segTail *seq/out_reg_0
```

**Design for Test** 

#### **Related Information**

Creating Head, Body, and Tail Segments in Design for Test in Encounter RTL Compiler

Affects this constraint: <u>define dft scan chain</u> on page 416

Affects these commands: <u>connect\_scan\_chains</u> on page 398

report dft chains on page 479

Sets these attributes: Scan Segment Attributes

**Design for Test** 

# define\_dft preserved\_segment

Defines a preserved segment. In a preserved segment, the elements of the mapped segment are already connected in the specified order, and they cannot be reordered by a physical scan reordering tool.

A preserved segment is a user-specified scan segment which can be associated with either

- A user-defined top-level chain—created using the <u>define dft scan chain</u> command
- A tool-created scan chain—created using the <u>connect scan chains</u> command

The command returns the directory path to the object that it creates. You can find the objects created by the define\_dft preserved\_segment constraints in:

```
/designs/top_design/dft/scan_segments
```

## **Options and Arguments**

| -allow_reordering                                 | Indicates whether the order of the elements can be changed during scan configuration and by a physical scan reordering tool. |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| -analyze                                          | Analyzes the connectivity of the scan segment, and returns the elements of the segment given its endpoints.                  |
| -connected_scan_clock_a (-connected_scan_clock_b) |                                                                                                                              |
|                                                   | Indicates that the scan_clock_a (scan_clock_b) port of the                                                                   |

module boundary is driven by external logic (preconnected). The external logic connected to the scan\_clock\_a (scan\_clock\_b) pin of the module will not be modified by the scan configuration engine.

This option applies only for the clocked LSSD scan style.

**Design for Test** 

-connected\_shift\_enable

Indicates that the shift enable port of the module boundary is driven by external logic (preconnected) or that the shift enable signal is internally generated within the module boundary. In either case, the external logic connected to the shift enable pin of the module, or the internal logic driving the shift enable pins of the flip-flops in the module will not be modified by the scan configuration engine.

{instance|segment\_name}

Specifies an element in the scan segment being defined. List the elements in the order they should appear in the scan chain (in shift order, that is, left-most corresponds to first bit shifted-in). An element can be a flip-flop instance, a buffer, an inverter, a (hierarchal) pin, or a scan segment.

**Note:** If the segment goes through a multi-input/output combinational gate, you must indicate the scan path through the gate by specifying its input and output pin as two separate consecutive elements.

If the first (last) element of the segment is a hierarchical module boundary pin that corresponds to the scan data input (output) pin for the segment, scan connection hooks up the chain at the specified module pin.

If the start and end pin of the segment are both at the boundary of the same lower module, the RC-DFT engine also traces the shift-enable signal back from the scan registers in the segment to the same module boundary. It hooks up the shift-enable signal at the module boundary whenever applicable (only if you did not specify the -connected\_shift\_enable option).

-name segment\_name

Defines a name for the segment that you can use to reference in the <u>define dft scan chain</u> constraint.

-sdi (-sdo)

Specifies the scan data input (scan data output) of the segment. Specify a hierarchical pin name or port.

September 2007 414 Product Version 7.1.2

**Design for Test** 

## **Examples**

■ The following example defines a pre-existing segment in instance u\_a using its scan data input and output pins.

```
rc:/> define_dft preserved_segment -name segmenta -analyze \
-sdi */u_a/SIa -sdo */u_a/SOa
```

#### **Related Information**

Creating Head, Body, and Tail Segments in Design for Test in Encounter RTL Compiler

Affects this constraint: <u>define dft scan chain</u> on page 416

Affects these commands: <u>connect\_scan\_chains</u> on page 398

report dft chains on page 479

Sets these attributes: Scan Segment Attributes

**Design for Test** 

## define dft scan chain

Creates a scan chain or analyzes an existing chain with the specified input and output scan data ports.

If you created a scan chain, the command returns the directory path to the scan\_chain object that it creates. For newly created scan chains you can find the objects created by the define\_dft scan\_chain constraints in:

```
/designs/top design/dft/scan chains
```

If you successfully analyzed an existing scan chain, the command returns the directory path to the actual\_scan\_chain object that it creates. For successfully analyzed scan chains, you can find the objects created by the define\_dft scan\_chain constraints in:

```
/designs/top_design/dft/report/actual_scan_chains
```

### **Options and Arguments**

| -analyze      | Analyzes the connectivity of an existing top-level scan chain in a structural netlist compiled in a previous RC session. You must at least specify the scan data output pin and optionally the scan data input pin to identify the chain.                                            |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -body segment | Indicates that the specified segment (an ordered set of scan flip-flops) is part of the body of the scan chain. The segment must have been previously defined with a define_dft xxx_segment constraint, where xxx is either abstract, fixed, floating, preserved, or shift_register. |
| -complete     | Specifies that the defined chain is complete and no other flip-flops should be added to the chain.                                                                                                                                                                                   |

**Design for Test** 

-configure\_pad {tm\_signal | se\_signal}

Specifies the test signal (test mode or shift enable signal) that the RC-DFT engine must use if it needs to configure the pad connected to the scan data input or output signal to control the data direction during test mode.

**Note:** You must have specified the test signal using either the define\_dft shift\_enable or define\_dft test\_mode constraint.

-create\_ports

Specifies whether to create the scan data input and output ports if they do not exist.

If you do not specify the scan data input or output signals using the -sdi and -sdo options, the ports can be created and named as  $prefix\_sdi\_num$  and  $prefix\_sdo\_num$ , where prefix is the value of the dft\_prefix attribute.

-domain test\_clock\_domain

Specifies the DFT clock domain to associate with the scan chain. This clock domain must have been previously identified by the <code>check\_dft\_rules</code> command or defined with the <code>define\_dft\_test\_clock</code> constraint.

If you omit this option, and segments have been defined for the chain, the scan chain is automatically associated with the appropriate DFT clock domain. In the absence of segments, the scan chain can be assigned to any DFT clock domain.

**Note:** This option only applies to the muxed scan style.

-dont\_overlay

Prevents that RTL Compiler reassociates (or overlays) user-defined segments of type preserve or fixed to its analyzed scan chains. Consequently, the segments are not re-established as a fixed entity (and hence are reorderable) when determining how to partition the chains for physical-based reordering. If these segments include multi-input combinational logic gates in the scan data path, the write\_scandef command uses these gates to partition the analyzed scan chains into n-reorderable segments (referred to as scanDEF chains). The register before a multi-input combinational logic gate becomes the STOP point for one scanDEF chain, while the register after a combinational gate becomes the START point of another scanDEF chain.

**Design for Test** 

-edge {rise|fall}

Specifies whether to use the falling or rising edge of the test clocks in the specified DFT clock domain. You can this specify this option only if you specified -domain.

If you omit this option, the scan flip-flops triggered by the different active edges of the test clocks will be placed on their own scan chain.

This option is ignored if you enabled the dft\_mix\_clock\_edges\_in\_scan\_chains attribute.

**Note:** This option only applies to the muxed scan style.

-head segment

Indicates that the specified segment (an ordered set of scan flip-flops) must be placed at the head (closest to the scan data input) of the scan chain. The segment must have been previously defined with a define\_dft xxx\_segment constraint, where xxx is either abstract, fixed, floating, preserved, or shift\_register.

-hookup\_pin\_sdi pin

Specifies the core-side hookup pin to be used for the scan data input signal during scan chain connection.

**Note:** When you specify this option, the RC-DFT engine does not validate the control ability of any logic between the top-level scan data input signal and its designated hookup pin under test-mode setup.

-hookup\_pin\_sdo pin

Specifies the core-side hookup pin to be used for the scan data output signal during scan chain connection.

**Note:** When you specify this option, the RC-DFT engine does not validate the control ability of any logic between the top-level shift\_enable signal and its designated hookup pin under test-mode setup.

-max\_length integer

Specifies the maximum length that you allow for this scan chain.

If you omit this option, the maximum length defaults to the value of the dft\_max\_length\_of\_scan\_chains design attribute.

**Note:** This option is ignored if the scan chain is defined with the -complete option, or if the number of flip-flop instances in a head, body, or tail segment exceeds the maximum value.

September 2007 418 Product Version 7.1.2

**Design for Test** 

-name name

Specifies the name of the scan chain.

If you omit this option, a default name is used.

-sdi sdi

Specifies the scan data input signal.

- If you want to create a chain, specify a top-level port or a hierarchical pin name in case of an existing port or pin. If you want the tool to create the port, use the create\_ports option and a primary input port with the specified name will be created.
- If you want to *analyze* an existing chain, specify a top-level port, a hiearchical pin, subport, or instance pin.

-sdo sdo

Specifies the scan data output signal.

- If you want to *create* a chain, specify a top-level port or a hierarchical pin name in case of an existing port or pin. If you want the tool to create the port, use the create\_ports option and a primary output port with the specified name will be created.
- If you want to analyze an existing chain, specify a top-level port, a hiearchical pin, subport, or instance pin.

-shared\_select test\_signal

Specifies the select control signal to the mux inserted for a shared output port.

Default: The default shift-enable signal or chain-specific shift-enable signal is used as the select control signal to the mux.

{-shared\_out | -non\_shared\_out}

Specifies whether an existing functional output port can be used as scan data output port. If the functional port can be used for scan data purposes, a mux is inserted in the scan data path by the connect scan chains command.

One of these options must be specified when the specified scan data output signal is already connected in the circuit.

-shift\_enable test\_signal

Designates a chain-specific shift-enable port or pin.

If you omit this option, the default shift-enable signal specified using a define\_dft shift\_enable constraint is used.

September 2007 419 Product Version 7.1.2

Design for Test

-tail segment

Indicates that the specified segment (an ordered set of scan flip-flops) must be placed at the tail (closest to the scan data output) of the scan chain. The segment must have been previously defined with a define\_dft xxx\_segment constraint, where xxx is either abstract, fixed, floating, preserved, Or shift\_register.

```
-terminal_lockup {level_sensitive | edge_sensitive}
```

Specifies the type of lockup element that configuration can insert at the tail end of the chain to connect to the specified scan data output signal.

**Note:** This option only applies to the muxed scan style.

### **Example**

■ The following example creates a chain containing 3 segments previously defined:

■ The following example analyzes an existing scan chain:

#### **Related Information**

Controlling Scan Configuration in Design for Test in Encounter RTL Compiler

Affected by this constraint: define dft abstract\_segment on page 404

define dft fixed segment on page 409

define dft floating segment on page 411

define\_dft preserved\_segment on page 413

define dft shift enable on page 428

define dft shift register segment on page 431

define\_dft test\_clock on page 433

**Design for Test** 

Affects these commands: <u>connect\_scan\_chains</u> on page 398

report dft chains on page 479

Affected by this attribute: dft max length of scan chains

dft mix clock edges in scan chains

dft\_prefix

Sets these attributes: Scan Chain Attributes

**Design for Test** 

## define\_dft scan\_clock\_a

```
define_dft scan_clock_a
        [-name name] [-no_ideal] driver
        [-period integer] [-divide_period integer]
        [-rise integer] [-divide_rise integer]
        [-fall integer] [-divide_fall integer]
        [ [-hookup_pin pin [-hookup_polarity string]]
        [-configure_pad {tm_signal|se_signal}]
        [-create_port]]
```

Defines the scan clock of the master latch (scan\_clock\_a) of the clocked LSSD scan cell. The scan\_clock\_a signal controls the scan shifting of the master latch and is required for the clocked-LSSD scan style. The signal is created with active high polarity.

You can define only one signal for the design. If you specify more than one signal, the last definition overwrites the existing one.

The command returns the directory path to the test\_signal object that it creates. You can find the object created by the define\_dft scan\_clock\_a constraints in:

```
/designs/design/dft/test signals
```

## **Options and Arguments**

```
-configure_pad {tm_signal | se_signal}
```

Specifies the test signal that the RC-DFT engine must use if it needs to configure the pad connected to the scan\_clock\_a signal to control the data direction during test mode.

**Note:** You must have specified the test signal using either the define\_dft shift\_enable or define\_dft test\_mode constraint.

```
-create_port
```

Specifies whether to create the port if it does not exist.

```
-divide_fall integer
```

Together with the -fall option, determines the time that the falling edge occurs with respect to the beginning of the clock period. The time is specified as a percentage of the period and is derived by dividing -fall by -divide\_fall.

Default: 100

**Design for Test** 

-divide\_period integer

Together with the -period option, determines the clock period interval. The clock period is specified in picoseconds and is derived by dividing -period by -divide\_period.

Default: 1

-divide\_rise integer

Together with the <code>-divide\_rise</code> option, determines the time that the rising edge occurs with respect to the beginning of the clock period. The time is specified as a percentage of the period and is derived by dividing <code>-rise</code> by <code>-divide\_rise</code>.

Default: 100

driver Specifies the driving pin or port for the scan clock of the master

latch (scan\_clock\_a) of the clocked LSSD scan cell.

-fall integer Together with the -divide\_fall option, determines the time

that the falling edge occurs with respect to the beginning of the clock period. The time is specified as a percentage of the period

and is derived by dividing -fall by -divide\_fall.

Default: 60

-hookup\_pin pin Specifies the core-side hookup pin to be used for the

scan\_clock\_a signal during scan chain connection.

**Note:** When you specify this option, the RC-DFT engine does not validate the controlability of any logic between the top-level scan\_clock\_a signal and its designated hookup pin under

test-mode setup.

-hookup\_polarity {inverted|non\_inverted}

Specifies the polarity of the scan\_clock\_a signal at the

core-side hookup pin.

-name name Specifies the test\_signal object name of the

scan\_clock\_a signal.

If you omit this option, the RC-DFT engine assigns a name based on the hierarchical path of the driver, using underscores

as delimiters in the path.

September 2007 423 Product Version 7.1.2

Design for Test

-no\_ideal Marks the scan\_clock\_a signal as non-ideal. This allows

buffering of the scan\_clock\_a network during optimization.

Default: The scan\_clock\_a signal is marked ideal.

**Note:** If the test signal is marked as ideal, RTL Compiler sets the ideal\_network attribute to true on the pin or port for the

scan\_clock\_a signal

-period integer Together with the -divide\_period option, determines the

clock period interval. The clock period is specified in picoseconds and is derived by dividing -period by

-divide\_period.

Default: 50000 (20 MHz test clock)

-rise integer Together with the -divide\_rise option, determines the time

that the rising edge occurs with respect to the beginning of the clock period. The time is specified as a percentage of the period

and is derived by dividing -rise by -divide\_rise.

Default: 50

## **Example**

■ The following example defines sca as the driver for the scan\_clock\_a signal and assigns SCA as the test\_signal object name.

define\_dft scan\_clock\_a -name SCA sca

#### Related Information

<u>Defining Scan Clock Signals</u> in *Design for Test in Encounter RTL Compiler* 

Affects these commands: <u>connect\_scan\_chains</u> on page 398

report dft chains on page 479

write\_atpg on page 488

Sets these attributes: <u>Test Signal Attributes</u>

Affected by this attribute: dft scan style

**Design for Test** 

## define\_dft scan\_clock\_b

```
define_dft scan_clock_b
    [-name name] [-no_ideal] driver
    [-period integer] [-divide_period integer]
    [-rise integer] [-divide_rise integer]
    [-fall integer] [-divide_fall integer]
    [[-hookup_pin pin [-hookup_polarity string]]
        [-configure_pad {tm_signal|se_signal}]
        [-create_port]]
```

Defines the scan clock of the slave latch (scan\_clock\_b) of the clocked LSSD scan cell. The scan\_clock\_b signal controls the scan shifting of the slave latch and is required for the clocked-LSSD scan style. The signal is created with active high polarity.

You can define only one signal for the design. If you specify more than one signal, the last definition overwrites the existing one.

The command returns the directory path to the test\_signal object that it creates. You can find the object created by the define\_dft scan\_clock\_b constraints in:

```
/designs/design/dft/test signals
```

## **Options and Arguments**

```
-configure_pad {tm_signal | se_signal}
```

Specifies the test signal that the RC-DFT engine must use if it needs to configure the pad connected to the scan\_clock\_b signal to control the data direction during test mode.

**Note:** You must have specified the test signal using either the define\_dft shift\_enable or define\_dft test\_mode constraint.

```
-create_port
```

Specifies whether to create the port if it does not exist.

```
-divide_fall integer
```

Together with the -fall option, determines the time that the falling edge occurs with respect to the beginning of the clock period. The time is specified as a percentage of the period and is derived by dividing -fall by -divide\_fall.

Default: 100

**Design for Test** 

-divide\_period integer

Together with the -period option, determines the clock period interval. The clock period is specified in picoseconds and is derived by dividing -period by -divide\_period.

Default: 1

-divide\_rise integer

Together with the <code>-divide\_rise</code> option, determines the time that the rising edge occurs with respect to the beginning of the clock period. The time is specified as a percentage of the period and is derived by dividing <code>-rise</code> by <code>-divide\_rise</code>.

Default: 100

driver Specifies the driving pin or port for the scan clock of the slave

latch (scan\_clock\_b) of the clocked LSSD scan cell.

-fall integer Together with the -divide\_fall option, determines the time

that the falling edge occurs with respect to the beginning of the clock period. The time is specified as a percentage of the period

and is derived by dividing -fall by -divide\_fall.

Default: 80

-hookup\_pin pin Specifies the core-side hookup pin to be used for the

scan\_clock\_b signal during scan chain connection.

**Note:** When you specify this option, the RC-DFT engine does not validate the controlability of any logic between the top-level scan\_clock\_b signal and its designated hookup pin under

test-mode setup.

-hookup\_polarity {inverted|non\_inverted}

Specifies the polarity of the scan\_clock\_b signal at the

core-side hookup pin.

-name name Specifies the test\_signal object name of the

scan\_clock\_b signal.

If you omit this option, the RC-DFT engine assigns a name based on the hierarchical path of the driver, using underscores

as delimiters in the path.

September 2007 426 Product Version 7.1.2

**Design for Test** 

-no\_ideal Marks the scan\_clock\_b signal as non-ideal. This allows

buffering of the scan\_clock\_b network during optimization.

Default: The scan\_clock\_b signal is marked ideal.

**Note:** If the test signal is marked as ideal, RTL Compiler sets the ideal\_network attribute to true on the pin or port for the

scan\_clock\_b signal

-period integer Together with the -divide\_period option, determines the

clock period interval. The clock period is specified in picoseconds and is derived by dividing -period by

-divide\_period.

Default: 50000 (20 MHz test clock)

-rise integer Together with the -divide\_rise option, determines the time

that the rising edge occurs with respect to the beginning of the clock period. The time is specified as a percentage of the period

and is derived by dividing -rise by -divide\_rise.

Default: 70

## **Example**

■ The following example defines sca as the driver for the scan\_clock\_b signal and assigns SCB as the test\_signal object name.

define\_dft scan\_clock\_b -name SCB scb

#### Related Information

<u>Defining Scan Clock Signals</u> in *Design for Test in Encounter RTL Compiler* 

Affects these commands: <u>connect\_scan\_chains</u> on page 398

report dft chains on page 479

write\_atpg on page 488

Sets these attributes: <u>Test Signal Attributes</u>

Affected by this attribute: <u>dft\_scan\_style</u>

**Design for Test** 

## define\_dft shift\_enable

```
define_dft shift_enable [-name name] -active {low|high}
        [-default] [-no_ideal]
        [ [-hookup_pin pin [-hookup_polarity string]]
        [-configure_pad {tm_signal|se_signal}]
        [ [-create_port | -shared_in] ]
        {pin|port} [-design design]
```

Specifies the name and active value of the input signal that activates scan shifting. The input signal can be defined on a top-level port or an internal driving pin. This type of input signal is required by the muxed\_scan style. The active value of the shift-enable signals is propagated through the design by the check\_dft\_rules command.

The command returns the directory path to the test\_signal object that it creates. You can find the objects created by the define\_dft shift\_enable constraints in:

/designs/design/dft/test\_signals

## **Options and Arguments**

```
-active {low | high}
```

Specifies the active value for the shift-enable signal.

```
-configure_pad {tm_signal | se_signal}
```

Specifies the test signal that the RC-DFT engine must use if it needs to configure the pad connected to the shift-enable signal to control the data direction during test mode.

**Note:** You must have specified the test signal using either the define\_dft test\_mode or define\_dft shift\_enable constraint.

-create\_port

Specifies whether to create the port if it does not exist.

-default

Designates the specified signal as the default shift-enable signal for chains for which you omit the -shift-enable option.

**Note:** You can designate only one signal as the default shift-enable signal.

September 2007 428 Product Version 7.1.2

Design for Test

-design design Specifies the name of the design for which the shift enable is

defined.

If you omit the design name and multiple designs are loaded, the top-level design of the current directory of the design

hierarchy is used.

 $-{\tt hookup\_pin} \ \ \textit{pin} \ \ \ \textbf{Specifies the core-side hookup pin to be used for the top-level}$ 

shift-enable signal during DFT synthesis.

**Note:** When you specify this option, the RC-DFT engine does not validate the controlability of any logic between the top-level shift\_enable signal and its designated hookup pin under

test-mode setup.

-hookup\_polarity {inverted | non\_inverted}

Specifies the polarity of the shift-enable signal at the core-side

hookup pin.

-name name Specifies the test\_signal object name of the shift-enable

signal.

If you omit this option, the RC-DFT engine assigns a name based on the hierarchical path of the driver, using underscores

as delimiters in the path.

-no\_ideal Marks the shift-enable signal as non-ideal. This allows buffering

of the shift-enable network during optimization.

Default: The shift-enable signal is marked ideal.

**Note:** If the test signal is marked as ideal, RTL Compiler sets the ideal\_network attribute to true on the pin or port for the

shift-enable signal

 $\{pin|port\}$  Specifies the driving pin or port for the shift-enable signal.

**Note:** If multiple designs are loaded and you did no specify the -design option, you can also specify the full path to the driver.

#### **Example**

■ When the following constraint is given, the check\_dft\_rules command propagates a logic1 from the p\_top/SE pin into the design.

define\_dft shift\_enable -active low -hookup\_pin p\_top/SE -hookup\_polarity inverted

September 2007 429 Product Version 7.1.2

**Design for Test** 

#### **Related Information**

Defining Shift-Enable Signals in Design for Test in Encounter RTL Compiler

Affects these commands: <u>check\_dft\_rules</u> on page 389

connect scan chains on page 398

report dft chains on page 479

Sets these attributes: <u>Test Signal Attributes</u>

**Design for Test** 

# define\_dft shift\_register\_segment

```
define_dft shift_register_segment [-name segment_name]
    -start_flop instance
    -end_flop instance
```

Defines a shift register. Because a shift register is a shiftable scan chain segment, the RC-DFT engine can use the functional path of the shift register as the scan path by only scan-replacing the first flop in the shift register segment, while maintaining the existing connectivity of the flops.

**Note:** A shift register segment can only contain flops driven by the same clock and same clock edge.

A shift register is a user-specified scan segment which can be associated with either

- A user-defined top-level chain—created using the <u>define dft scan chain</u> command
- A tool-created scan chain—created using the <u>connect\_scan\_chains</u> command

The command returns the directory path to the object that it creates. You can find the objects created by the define\_dft shift\_register\_segment constraint in:

```
/designs/top_design/dft/scan_segments
```

**Note:** Shift register segments are only supported for the muxed scan style.

#### **Options and Arguments**

```
    -end_flop instance Specifies the last flop in the shift register. Specify the hierarchical instance name of the flop.
    -name segment_name Defines a name for the segment that you can use to reference in the define dft scan chain constraint.
    -start_flop instance
```

Specifies the last flop in the shift register. Specify the hierarchical instance name of the flop.

#### **Examples**

The following example defines a shift register.

```
define_dft shift_register_segment -name myreg \
-start_flop *seq/out_reg_0 -end_flop *seq/out_reg_7
```

**Design for Test** 

#### **Related Information**

Identifying Shift Registers in the Design in Design for Test in Encounter RTL Compiler

Affects this constraint: <u>define dft scan chain</u> on page 416

Affects these commands: <u>connect\_scan\_chains</u> on page 398

report dft chains on page 479

Related command: <u>identify shift register scan segments</u> on page 446

Sets these attributes: Scan Segment Attributes

**Design for Test** 

## define dft test clock

```
define_dft test_clock -name test_clock
    [-design design] [-domain test_clock_domain]
    [-period integer] [-divide_period integer]
    [-rise integer] [-divide_rise integer]
    [-fall integer] [-divide_fall integer]
    |-hookup_pin pin [-hookup_polarity string]]
    [-controllable] {pin|port} [{pin|port}] ...
```

Defines a test clock and associates a test clock waveform with the clock. The test clock waveform can be different from the system clocks.

If you do not define test clocks, the DFT rule checker automatically analyzes the test clocks and creates these objects with a default waveform. The waveform information is useful in determining how to order scan flip-flops in a chain, and where to insert data-lockup elements in the chain.

Test clock waveforms are used to order flip-flops that belong to the same DFT test clock domain to minimize the addition of lockup elements. Flip-flops that are triggered first are ordered and connected last in a chain.

The command returns the directory path to the test\_clock object that it creates. You can find the objects created by the define\_dft test\_clock constraints in:

/designs/design/dft/test\_clock\_domains

## **Options and Arguments**

| -controllable | When specifying an internal pin for a test clock, this option indicates that the internal clock pin is controllable in test mode (for example, Built-in-Self-Test (BIST)). If you do not specify this option, the rule checker must be able to trace back from the |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | internal pin to a controllable top-level clock pin.                                                                                                                                                                                                                |

**Note:** If you specify an internal pin as being controllable, you need to ensure that this pin can be controlled for the duration of the test cycle. The tool will *not* validate your assumption.

-design design Specifies the name of the design for which the test clock is defined.

If you omit the design name, the top-level design of the current directory of the design hierarchy is used.

September 2007 433 Product Version 7.1.2

**Design for Test** 

-divide\_fall integer

Together with the -fall option, determines the time that the falling edge occurs with respect to the beginning of the clock period. The time is specified as a percentage of the period and is derived by dividing -fall by -divide\_fall.

Default: 100

-divide\_period integer

Together with the -period option, determines the clock period interval. The clock period is specified in picoseconds and is derived by dividing -period by -divide\_period.

Default: 1

-divide\_rise integer

Together with the -rise option, determines the time that the rising edge occurs with respect to the beginning of the clock period. The time is specified as a percentage of the period and is derived by dividing -rise by -divide\_rise.

Default: 100

-domain test\_clock\_domain

Specifies the DFT clock domain associated with the test clock.

Clocks belonging to the same domain can be mixed in a chain.

If you omit this option, a new DFT clock domain is created and associated with the test clock.

Flip-flops belonging to different test clocks in the same domain can be mixed in a chain. Lockup elements can be added between the flip-flops belonging to different test clocks.

-fall integer

Together with the <code>-divide\_fall</code> option, determines the time that the falling edge occurs with respect to the beginning of the clock period. The time is specified as a percentage of the period and is derived by dividing <code>-fall</code> by <code>-divide\_fall</code>.

Default: 90

-hookup\_pin pin

Specifies the core-side hookup pin to be used for the top-level test clock during DFT synthesis.

**Note:** When you specify this option, the RC-DFT engine does not validate the controlability of any logic between the top-level test clock and its designated hookup pin under test-mode setup.

**Design for Test** 

-hookup\_polarity {inverted | non\_inverted}

Specifies the polarity of the test clock signal at the core-side

hookup pin.

-name test\_clock Specifies the name of the test clock that is being defined.

Each clock object in your design must have a unique name. If you define a new test clock with the same name as an existing

clock, an error message will be issued.

**Note:** The clock name allows you to search for the clock later (through the <u>find</u> command) or to recognize it in reports.

-period integer Together with the -divide\_period option, determines the

clock period interval. The clock period is specified in picoseconds and is derived by dividing -period by

-divide\_period.

Default: 50000 (20 MHz test clock)

 $\{pin|port\}$  Specifies the test clock input pin or port.

If you specify multiple pins, these pins are assumed to have

zero skew: they can be mixed without lockup latches.

-rise integer Together with the -divide\_rise option, determines the time

that the rising edge occurs with respect to the beginning of the clock period. The time is specified as a percentage of the period

and is derived by dividing -rise by -divide\_rise.

Default: 50

#### **Example**

■ The following example defines three test clocks, four test clock ports and two DFT clock domains.

```
define_dft test_clock -name CLK1X -domain domain_1 -period 20000 CLK1 define_dft test_clock -name CLK2X -domain domain_1 -period 20000 CLK2 CLK2b define_dft test_clock -name CLK3X -domain domain_2 -period 20000 CLK3
```

The four test clock ports are CLK1, CLK2, CLK2b, and CLK3. Test clock CLK2X comprises equivalent test clocks CLK2 and CLK2B (they can be mixed in the same scan chain without any lockup element). Test clocks CLK1X, CLK2X belong to the same DFT clock domain and are compatible (requires lockup elements between compatible chain segments triggered by the different test clocks). Test clock CLK3X belongs to its own domain.

**Design for Test** 

#### **Related Information**

<u>Specifying an Internal Clock Branch as a Separate Test Clock</u> in *Design for Test in Encounter RTL Compiler* 

<u>Defining an Equivalent Test Clock for Different Top-level Clock Pins</u> in *Design for Test in Encounter RTL Compiler* 

Affects these commands: <u>check\_dft\_rules</u> on page 389

connect scan chains on page 398

fix dft violations on page 442

report dft chains on page 479

Sets these attributes: <u>Test Clock Attributes</u>

**Design for Test** 

### define\_dft test\_mode

```
define_dft test_mode [-name name] -active {low | high}
      [-no_ideal] [-scan_shift]
      [ [-hookup_pin pin [-hookup_polarity string]]
      [-configure_pad {tm_signal|se_signal}]
      [-create_port | -shared_in]]
      {pin|port} [-design design]
```

Specifies the input signal and constant value that is assigned during a test session. The input signal can be defined on a top-level port or an internal driving pin.

The active value of the test mode signals is propagated through the design by the check\_dft\_rules command. Unless defined with the -scan\_shift option, the test signal is expected to stay active throughout a test session.

The command returns the directory path to the test\_signal object that it creates. You can find the objects created by the define\_dft test\_mode constraints in:

```
/designs/design/dft/test_signals
```

### **Options and Arguments**

```
-active {low | high}
```

Specifies the active value for the test mode signal.

```
-configure_pad {tm_signal | se_signal}
```

Specifies the test signal that the RC-DFT engine must use if it needs to configure the pad connected to the test-mode signal to control the data direction during test mode.

**Note:** You must have specified the test signal using either the define\_dft shift\_enable or define\_dft test\_mode constraint.

-create\_port

Specifies whether to create the port if it does not exist.

**Note:** This option cannot be specified with the <code>-shared\_in</code> option.

-design design

Specifies the name of the design for which the test mode signal is defined.

**Note:** If you omit the design name and multiple designs are loaded, the top-level design of the current directory of the design hierarchy is used. You can also specify the full path to the driver.

**Design for Test** 

{pin|port} Specifies the driving pin or port for the test signal.

**Note:** If multiple designs are loaded and you did no specify the -design option, you can also specify the full path to the driver.

-hookup\_pin pin

Specifies the core-side hookup pin to be used for the top-level test-mode signal during DFT synthesis.

**Note:** When you specify this option, the RC-DFT engine does not validate the controllability of any logic between the top-level test-mode signal and its designated hookup pin under test-mode setup.

-hookup\_polarity {inverted|non\_inverted}

Specifies the polarity of the test-mode signal at the core-side hookup pin.

-name name Specifies the test\_signal object name of the test signal.

If you omit this option, the RC-DFT engine assigns a name based on the hierarchical path of the driver, using underscores as delimiters in the path.

-no\_ideal Marks the test-mode signal as non-ideal. This allows buffering

of the test-mode network during optimization.

Default: The test-mode signal is marked ideal.

**Note:** If the test signal is marked as ideal, RTL Compiler sets the ideal\_network attribute to true on the pin or port for the test signal.

-scan\_shift Indicates that this test signal should only be held active during

the scan shift cycle. When you specify this option, the test signal is treated as a clock signal by the ATPG tool.

By default, the test signal is held active during the scan shift

cycle and the capture cycle.

-shared in Specifies whether the input port is also used as a functional

port.

By default, the signal applied to the specified driving pin or port

is considered to be a dedicated test signal.

**Note:** This option cannot be specified with the -create\_port

option.

September 2007 438 Product Version 7.1.2

**Design for Test** 

# **Example**

■ When the following constraint is given, the check\_dft\_rules command propagates a logic1 from the pad top/TM pin into the design.

```
define_dft test_mode -active high -hookup_pin pad_top/TM
-hookup_polarity non_inverted
```

#### **Related Information**

<u>Defining Test Mode Signals</u> in *Design for Test in Encounter RTL Compiler* 

Affects these commands: <a href="mailto:check\_dft\_rules">check\_dft\_rules</a> on page 389

fix dft violations on page 442

Sets these attributes: <u>Test Signal Attributes</u>

**Design for Test** 

### dft\_trace\_back

```
dft_trace_back
     [-mode integer] [-polarity] {port|pin}
```

Returns the pin or port found by tracing back one level from the specified pin or port based on the requested mode. If a constant is encountered, the command returns 0 or 1.

### **Options and Arguments**

-mode integer Specifies the mode for tracing back.

- 0 does not perform constant propagation
- 1 performs tied-constant propagation
- 2 performs tied-constant and test-mode propagation
- 3 performs tied-constant, test-mode and shift-enable propagation

Default: 3

{pin|port}
-polarity

Specifies the pin or port from which to start the trace back.

Specifies whether to report if the polarity changed through the

trace.

A returned value of 0 indicates no inversion.

A returned value of 1 indicates an inversion.

### **Examples**

■ Following command traces back without performing constant propagation.

```
rc:/> dft_trace_back -mode 0 /designs/top/instances_hier/g121/pins_in/CME
/designs/top/ports_in/cme
```

Following command traces back using the default mode. In this case a constant logic 1 value is reported.

```
rc:/> dft_trace_back /designs/top/instances_hier/g121/pins_in/CME
1
```

**Design for Test** 

Following command traces back using the default mode and requests to report whether there was a change in polarity. In this case, a constant logic 1 with no change in logic polarity is reported.

rc:/> dft\_trace\_back /designs/top/instances\_hier/g121/pins\_in/CME -polarity
1 0

**Design for Test** 

# fix\_dft\_violations

## Automatically fixes either

■ All DFT violations of the specified types (clock, asynchronous set or asynchronous reset)

Only the specified violation types are fixed. If you allow to fix asynchronous set and reset violations using the same test mode signal, you can request both types to be fixed at the same time.

The identified violations

You can further limit the violations that RTL Compiler must fix to by specifying the violation ID (through the -violations option).

**Note:** Currently, clock violations are only fixed for the muxed scan style.

#### **Options and Arguments**

| -async_control test_signal |                                                                                                             |  |
|----------------------------|-------------------------------------------------------------------------------------------------------------|--|
|                            | Specifies the name of the test signal to use to control the asynchronous violations to be fixed.            |  |
| -async_reset               | Fixes the asynchronous reset violations on all instances.                                                   |  |
| -async_set                 | Fixes the asynchronous set violations on all instances.                                                     |  |
| -clock                     | Fixes the clock violations on all instances.                                                                |  |
| -design <i>design</i>      | Specifies the name of the design whose violations must be checked.                                          |  |
|                            | If you omit the design name, the top-level design of the current directory of the design hierarchy is used. |  |

**Design for Test** 

-dont\_check\_dft\_rules

Prevents the DFT rules from being checked automatically after

fixing violations.

-dont\_map Prevents the inserted logic from being mapped even if the

design is already mapped to the target library.

-fall Specifies to use the falling edge of the test clock to fix the DFT

violation during test-mode operation.

-insert\_observe\_scan

Inserts a flip-flop for observability. If you fix DFT violations in a generic netlist, the flip-flop is mapped to a scan flip-flop during synthesis. If you fix DFT violations in a mapped netlist, the flip-flop is mapped to a scan flip-flop. You need to rerun the check\_dft\_rules command to update the DFT status of the observability flop prior to connecting it in a scan chain.

**Note:** This option can only be used when fixing an asynchronous set reset violation and requires the -test\_clock\_pin option.

{pin | port} Specifies the test signal pin or port to use to control the set or

reset. By default, the set or reset are controlled by the

test\_mode option.

To specify this option, the pin or port must first be declared as a

test\_mode signal using the define\_dft test\_mode

constraint.

-preview Reports how the violations will be fixed, without making

modifications to the netlist.

-rise Specifies to use the rising edge of the test clock to fix the DFT

violation during test-mode operation.

September 2007 443 Product Version 7.1.2

**Design for Test** 

-test\_clock\_pin {pin | port}

Specifies the test clock signal to be used. Specify the pin or port from where the clock signal originates. In most applications, the clock pin or port is identified when checking the DFT rules.

This option is optional when fixing clock violations. By default, the RC-DFT engine performs a clock trace to identify a controllable test clock that appears in the fanin cone of the clock violation and uses this test clock to fix the actual clock violation.

This option is required when you want to insert observability flip-flops when fixing async violations. In this case, the test clock signal drives the clock pin of the observation flip-flops during test-mode operation.

-test\_mode test\_signal

Specifies the particular test signal to use to fix the violation.

**Note:** You must have specified the test signal using either the define\_dft shift\_enable or define\_dft test\_mode constraint.

-violations violation\_object\_id\_list

Fixes the violations that are identified by their object name.

Note: The <code>check\_dft\_rules</code> command creates a <code>violations</code> directory in the design hierarchy under <code>/designs/design/dft/report</code>. The objects in this directory correspond to the violations found during the last execution of the <code>check\_dft\_rules</code> command. Use the <code>report dft\_violations</code> command to list all remaining violations in the design.

#### **Example**

■ The following example instructs RTL Compiler to fix all clock, async set, and asynch reset violations using test mode signal tm and test clock CK1 using the rising edge as the active edge.

```
fix_dft_violations -clock -async_set -async_reset
-test_mode tm -insert_observe_scan -test_clock_pin CK1 -rise
```

**Design for Test** 

If you do not want to use the same test clock to fix the clock violations and to drive the clock pin of the observation flip-flops, you need to enter two commands. For example,

```
fix_dft_violations -clock -test_control tm
fix_dft_violations -async_set -async_reset -test_mode tm
-insert_observe_scan -test_clock_pin CK1 -rise
```

In this case, the RC-DFT engine automatically determines which test clock to use to fix the clock violations.

■ The following example instructs RTL Compiler to fix all clock, async set, and asynch reset violations using test mode signal tm and test clock CK1 using the rising edge as the active edge.

```
fix_dft_violations -clock -async_set -async_reset
-test mode tm -test clock pin CK1 -rise
```

■ The following example instructs RTL Compiler to fix violations vid\_1 and vid\_3 if they are violations of type async\_set.

```
fix_dft_violations -violations {vid_1 vid_3} -async_set -test_mode tm
```

#### **Related Information**

Fixing DFT Rule Violations in Design for Test in Encounter RTL Compiler

Affected by these constraints: <u>define\_dft\_shift\_enable\_</u> on page 428

define dft test clock on page 433

define\_dft test\_mode on page 437

Affects these commands: check\_dft\_rules on page 389

report dft registers on page 480

report dft violations on page 482

synthesize on page 256

Sets these attributes: dft\_status

dft violation

**Violations Attributes** 

**Design for Test** 

# identify\_shift\_register\_scan\_segments

```
identify_shift_register_scan_segments
    [-min_length integer] [-max_length integer]
    [-preview] [-incremental]
```

Identifies all shift registers in the design whose minimum length either satisfies the default minimum length, or the specified minimum and maximum length values.

The RC-DFT engine uses the following naming convention for automatically identified shift-register segments:

```
DFT_AutoSegment_n
```

You can find the automatically identified shift-register segments in:

```
/designs/top_design/dft/scan_segments
```

**Note:** A shift register segment contains flops driven by the same clock and same clock edge.

A shift register is a scan segment which can be associated with either

- A user-defined top-level chain—created using the <u>define dft scan chain</u> command
- A tool-created scan chain—created using the <u>connect\_scan\_chains</u> command

### **Options and Arguments**

-incremental

Adds new shift register segments in incremental mode, without changing already identified shift register segments stored in /designs/design/dft/scan\_segments

**Note:** Without this option, the existing identified shift register segments will be removed and new segments will be identified based on the new values specified for the command options.

```
-max_length integer
```

Specifies the maximum length that an automatically identified shift register can have.

If the length of a functional shift register exceeds this length, it will be broken in multiple scan segments.

**Note:** There is no default for the maximum length.

**Design for Test** 

-min\_length integer

Specifies the minimum length a shift register must have to be

automatically identified by the tool.

Default: 2

-preview Reports which shift register segments will be identified, without

adding them to the list of scan segments.

#### **Related Information**

Identifying Shift Registers in the Design in Design for Test in Encounter RTL Compiler

Identifying Shift Registers in a Mapped Netlist before Creating the Scan Chains in Design for Test in Encounter RTL Compiler

Sets this attribute: <u>user\_defined\_segment</u>

**Design for Test** 

# identify\_test\_mode\_registers

```
identify_test_mode_registers
   -stil file [-macro string]
   [-library string]
   [-design design] [-preview]
```

Identifies all internal registers whose output signals must remain constant during test mode and generates the corresponding test-mode signals required for the RC-DFT engine.

**Note:** To use this command you need to have the Encounter Test software installed and your operating system PATH environment variable must include the path to the Encounter Test software. For more information on the exact product requirements, refer to <a href="Encounter Test">Encounter Test</a> <a href="Product Requirements">Product Requirements for Advanced Features</a> in <a href="Design for Test">Design for Test in Encounter RTL</a> <a href="Compiler">Compiler</a>.

### **Options and Arguments**

| -design <i>design</i> | Specifies the name of the design for which to define the test-mode signals.                                 |
|-----------------------|-------------------------------------------------------------------------------------------------------------|
|                       | If you omit the design name, the top-level design of the current directory of the design hierarchy is used. |
| -library string       | Specifies the list of Verilog structural library files. Specify the list in a quoted string.                |
|                       | <b>Note:</b> This option is only required when you invoke this command on a mapped netlist.                 |
| -macro string         | Specifies the name of the macro in the STIL file that contains the initialization vectors to be simulated.  |
|                       | Default: test_setup                                                                                         |
| -preview              | Reports the fixed value registers but does not set the test mode values.                                    |
| -stil file            | Specifies the name of the STIL file that contains the mode initialization sequence.                         |

**Design for Test** 

### **Examples**

The following command requests a report of the list of the registers with fixed values.

```
rc:/> identify_test_mode_registers -stil newStil -prev
Identifying internal registers with fixed value outputs under test mode setup.
... Creating intermediate files
WARNING: No user defined shift enable signal found.
ATPG interface file may contain incomplete information
Cadence Design Systems RC file: Cadence ATPG file created successfully.
... Identifying the fixed value registers
Test Function Block Name
                tc/ts_reg[0]
+TT
+TI
                tc/ts reg[1]
               tc/ts_reg[2]
Note: The +/-TI Test Function flag denotes the active logic value that a signal
is to be held to during test mode.
       +TI denotes a logic value 1; -TI denotes a logic value 0
```

The following command creates the test signals and automatically reruns the DFT rule checker.

```
rc:/> identify_test_mode_registers -stil newStil
Identifying internal registers with fixed value outputs under test_mode setup.
... Creating intermediate files
WARNING: No user defined shift enable signal found.
ATPG interface file may contain incomplete information
Cadence Design Systems RC file: Cadence ATPG file created successfully.
... Identifying the fixed value registers
______
INFO: Setting active high test mode signal on tc/ts_reg[0]/q
INFO: Setting active high test mode signal on tc/ts_reg[1]/q
INFO: Setting active high test mode signal on tc/ts_reg[2]/q
 Checking DFT rules for 'top' module under 'muxed_scan' style
rc:/> ls dft/test signals
/designs/top/dft/test_signals:
                                                       tc ts req[1] q
incr
                           tc__ts_reg[0]__q
                                                      tc__ts_reg[2]__q
```

**Design for Test** 

#### **Related Information**

Identifying Fixed-Value Registers in Design for Test in Encounter RTL Compiler

Affected by these constraints: <u>define dft test mode</u> on page 437

define dft test clock on page 433

Sets this attribute: <u>user\_defined\_signal</u>

**Design for Test** 

### insert\_dft

Inserts DFT test logic.

#### **Options and Arguments**

analyzed\_test\_points

Inserts test points selected by Encounter Test.

boundary\_scan Inserts boundary scan cells and the corresponding JTAG

controller.

shadow\_logic Inserts DFT shadow logic to enable testing of shadow logic

around a module.

test\_point Inserts a native test point.

user test point Inserts a user-defined test point.

wrapper\_cell Inserts an IEEE-1500 style core-wrapper cell.

#### **Related Information**

Related commands: <u>insert\_dft analyzed\_test\_points</u> on page 452

insert dft boundary scan on page 457

insert dft lockup element on page 462

insert\_dft shadow\_logic on page 463

insert dft test point on page 467

insert dft user test point on page 472

insert\_dft wrapper\_cell on page 473

**Design for Test** 

# insert\_dft analyzed\_test\_points

#### This command either

- Automatically inserts shadow logic around blackboxes and timing models (by adding observable flops in non-share mode)
- Invokes Encounter Test to
  - Perform Automatic Test Pattern Generator (ATPG) based testability analysis to prune out the ATPG detectable faults (if the -atpg option is selected)

**Note:** Choosing the -atpg option does affect the runtime.

- Perform Random Resistance Fault Analysis (RRFA) based testability analysis and test-point selection
- Insert selected test points that have minimal impact on the slack

**Note:** You need to have the Encounter Test software installed and your operating system PATH environment variable must include the path to the Encounter Test software. For more information on the exact product requirements, refer to <a href="Encounter Test Product Requirements for Advanced Features">Encounter Test Product Requirements for Advanced Features</a> in Design for Test in Encounter RTL Compiler.

### **Options and Arguments**

-atpg

Runs ATPG-based testability analysis to prune the ATPG detectable faults before running random-resistant fault analysis.

**Design for Test** 

-atpg\_effort {low | medium | high}

Specifies the effort to be used for the ATPG-based testability analysis.

Default: low

-atpg\_options string

Specifies extra options to run ATPG-based testability analysis in a string.

**Note:** For more information on these options, refer to the create\_tests command in the *Command Line Reference* (of the Encounter Test documentation).

-build\_model\_options string

Specifies extra options to run ATPG-based testability analysis in a string.

**Note:** For more information on these options, refer to the build\_model command in the *Command Line Reference* (of the Encounter Test documentation).

design

Specifies the name of the top-level design on which you want to perform test analysis and test-point selection.

If you omit the design name, the top-level design of the current directory of the design hierarchy is used.

-exclude\_shadow\_logic instance

Excludes automatic shadow logic insertion for the specified instances. You can only specify instances of blackboxes or timing models.

-input\_tp\_file file

Specifies the name of the file containing the test point locations. The file is specified in Encounter Test format.

If you do not specify this option, the test point locations are read from

- The file specified with the -output\_tp\_file option if you also specified the -rrfa option
- The following file in the working directory if you did not specify any file:

TB/testresults/TestPointInsertion.ASSUMESCAN.expt.

September 2007 453 Product Version 7.1.2

**Design for Test** 

-library string Specifies the list of Verilog structural library files.

**Note:** This option is only required when you invoke this command on a mapped netlist.

-max\_number\_of\_testpoints integer

Specifies the number of test points to be inserted.

Default: 0

 $-{\tt min\_slack} \ \, \textit{integer} \ \, \textbf{Limits the insertion of a test point to those nodes that have the}$ 

specified minimum slack (in ps).

Default: 2000

-minimum\_shadow\_logic\_pins integer

Limits shadow logic insertion to blackboxes or timing models that have more pins (inputs and outputs) than the specified value.

Default: 10

-output\_tp\_file file

Specifies the output file generated by the RRFA-based analysis.

If you do not specify this option, the test point locations are written to the following file in the working directory:

TB/testresults/TestPointInsertion.ASSUMESCAN.expt.

-rrfa\_effort {low | medium | high}

Specifies the effort to be used for the RRFA-based analysis.

Default: low

-rrfa\_options string

Specifies the extra options to run RRFA-based testability analysis in a string.

**Note:** For more information on these options, refer to the analyze\_random\_resistance command in the *Command Line Reference* (of the Encounter Test documentation).

-shadow\_logic

Automatically inserts registered (no\_share) shadow logic around blackboxes and timing models. Test points are added for uni-directional pins only. Bidirectional pins and pins associated with test clock objects are skipped.

**Design for Test** 

-share\_observation\_flop integer

Specifies the number of observation test nodes that can share an observation flop through an XOR tree.

Default: 1

```
-test_clock_pin {port | pin}
```

Specifies the test clock that drives the clock pin of the inserted test points during test mode operation. Specify a port or pin that drives the test clock.

-test\_control test\_signal

Specifies the test signal to use to control the test points.

**Note:** You must have specified the test signal using either the define\_dft shift\_enable or define\_dft test\_mode constraint.

#### **Examples**

The following example performs only RRFA-based testability analysis and creates a file myfile with the suggested test point locations.

```
insert_dft analyzed_test_points -output_tp_file myfile
```

■ The following example inserts10 test points from the specified test point file myfile.

```
insert_dft analyzed_test_points -max_number_of_testpoints 10 \
-input_tp_file myfile
```

■ The following example performs ATPG-based testability analysis followed by RRFA-based testability analysis. The command generates a report on the fault coverage in the log file, and stores the suggested test point locations in the

```
TB/testresults/TestPointInsertion.ASSUMESCAN.expt file.
```

```
insert_dft analyzed_test_points -atpg
```

■ The following example performs ATPG-based testability analysis, RRFA-based testability analysis, and inserts10 test points. During RRFA-based testability analysis, test point locations are written to the TB/testresults/TestPointInsertion.ASSUMESCAN.expt file, while during test point insertion, they are read from this file.

```
insert_dft analyzed_test_points -atpg -max_number_of_testpoints 10
```

**Design for Test** 

The following example automatically inserts shadow logic around all blackboxes.

```
rc:/> insert_dft analyzed_test_points -shadow_logic -test_control my_tm \
 -test clock CK
WARNING: pin 'A_CNTR/RAM/CK' is skipped from shadow DFT insertion since it is
driven by a clock
Total number of test points inserted: 76
Mapping shadow DFT logic...
Mapping DFT logic done.
WARNING: pin 'S_CORE/ID/LOCAL_RAM/CK' is skipped from shadow DFT insertion
since it is is driven by a clock
WARNING: bidirectional pin 'S_CORE/ID/LOCAL_RAM/VI[31]' skipped from shadow
DFT insertion.
. . .
. . .
Total number of test points inserted: 80
Mapping shadow DFT logic...
Mapping DFT logic done.
WARNING: pin 'S_CORE/IK/IDA/REAL_RAM/CK' is
skipped from shadow DFT insertion since it is is driven by a clock
. . .
Total number of test points inserted: 34
Mapping shadow DFT logic ...
Mapping DFT logic done.
```

#### Related Information

Inserting DFT Shadow Logic in Design for Test in Encounter RTL Compiler

<u>Using Encounter Test to Automatically Select and Insert Test Points</u> in *Design for Test in Encounter RTL Compiler*.

Affected by these constraints: <u>define dft test mode</u> on page 437

define dft test clock on page 433

**Design for Test** 

# insert\_dft boundary\_scan

```
insert_dft boundary_scan [-design design]
   -bsdlout file [-directory string] [-et_log file]
   [-comp_enables_high port [port]...]
   [-comp_enables_low port [port]...]
   [-exclude_ports port [port]...]
   [-functional_clocks port [port]...]
   [-custom_cell_directory string]
   [-iospeclistin file] -iospeclistout file
   [-pinmap_file file]
   [-tck port] [-tdi port] [-tdo port]
   [-tms port] [-trst port]
   [-dont_map] [-preview] [-preserve_tdo_connection]
   [-verilog_parser {et | IEEEstandard}]
   [-bsv_library files [-bsdl_package_path string]]
   [-bsv log file]
```

Invokes Encounter Test to insert boundary scan cells and the corresponding JTAG controller (if it is not yet instantiated in the design).

**Note:** To use this command you need to have the Encounter Test software installed and your operating system PATH environment variable must include the path to the ET executable (et). For more information on the exact product requirements, refer to Encounter Test Product Requirements for Advanced Features in Design for Test in Encounter RTL Compiler.



This command creates a temporary working directory in your /tmp area to insert the boundary scan logic. After the boundary scan logic is successfully inserted, the temporary directory is removed. Therefore, it is strongly recommended that you generate a BSDL and an IOSpeclist output file to your current RTL Compiler working directory using the -bsdlout and -iospeclistout options respectively, or write these files to the location specified using the -directory option.

**Design for Test** 

#### **Options and Arguments**

-bsdl package path string

Specifies the directory that contains the custom package files with the custom boundary cell definitions that must be used for boundary scan verification.

If this option is omitted, the boundary scan verification engine searches all package files in the standard installation path.

**Note:** You can only specify this option if you specified the -bsv library option.

-bsdlout file

Specifies the output file describing the boundary scan architecture in Boundary Scan Description Language (BSDL).

For more information on the BSDL file, refer to chapter "Test Mode" in *Encounter Test Models Reference*.

-bsv\_library string

Specifies the list of Verilog structural library files.

**Note:** This option is only required when you want to run boundary scan verification.

-bsv\_log file

Specifies the name of the boundary scan verification log file. This file is created in the Encounter Test working directory specified through the -directory option.

Default: bsv from rc.log

-comp\_enables\_high (-comp\_enables\_low) port...

Specifies that the compliance value for the specified ports is active high (low) during functional mode. The compliance enable value is the value that a test port (test mode, shift enable) is tied to during the functional mode of the chip.

The ports with their compliance value are added to a BSDL COMPLIANCE\_PATTERNS statement.

September 2007 458 Product Version 7.1.2

**Design for Test** 

-custom\_cell\_directory string

Specifies the path to the directory that contains the files describing the custom boundary cells. Each cell must be described as a Verilog module in its own file. The basename of the file must match the name of the cell in the module description.

-design design

Specifies the name of the design in which you want to insert boundary scan logic. This option is required if you have loaded multiple designs.

If you omit the design name, the top-level design of the current directory of the design hierarchy is used.

-directory string

Specifies the working directory for Encounter Test.

Default: /tmp/\_\_TB.pid\_\_ (where pid refers to process ID)

-dont\_map

Prevents the inserted boundary scan logic from being mapped to technology gates even if the design is already mapped.

-et\_log file

Specifies the name of the Encounter Test log file. This file is created in the Encounter Test working directory specified through the -directory option.

Default: eta\_from\_rc.log

-exclude\_ports ports

Excludes the specified ports from being considered for boundary scan logic insertion.

-functional clocks ports

Specifies the ports that are seen as clocks for ATPG. These ports include

- async set and reset ports
- clocks used in functional mode, but not in scan shift mode

**Design for Test** 

-iospeclistin file

Specifies the name of the IOSpeclist file to be used as input. This file is only required if the design has complex scenarios such as sharing logic that has been inserted for functional output ports, BSDL\_Inline, or if the I/O pad cells in your library do not use the standard pin names. Refer to IOSpecList Input File for a complete list of supported features.

**Note:** For more information on the format of this file, refer to <u>IOSpecList File Format Specifics for Boundary Scan</u>.

-iospeclistout file

Specifies the IOSpeclist file generated by boundary scan insertion. The boundary scan insertion engine processes through the I/O ports to determine the functional I/O ports that are to be included for boundary scan cell insertion, and the boundary scan cell to be used given the type of the port (input, output, bidirectional).

-pinmap\_file file

Specifies the name of the file containing the mapping between the design ports and the actual package pins. This mapping is also used to determine the boundary scan order.

Refer to Pinmap File Format for more information.

-preserve\_tdo\_connection

Preserves the existing net connection to from-core and three-state enable pins of the TDO pad cell.

If you do not specify this option, the existing net connections will be broken and new net connections will be made during boundary scan insertion from the JTAG\_TDO and JTAG\_ENABLE\_TDO pins to the from-core and three-state enable pins of the TDO pad cell, respectively.

**Note:** If you preserve the TDO connections, such that the net is driven by user logic other than a pre-instantiated JTAG macro, boundary scan insertion will insert a JTAG macro and leave its JTAG\_TDO pin unconnected in the netlist.

-preview

Shows the potential changes, without making any modifications to the netlist.

**Design for Test** 

| -tck port           | Specifies the port name of the driver for the test clock of the JTAG macro. Specify this option when the existing JTAG port does not use the standard name.             |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Default: TCK                                                                                                                                                            |
| -tdi <i>port</i>    | Specifies the port name of the driver for the test data (scan) input of the JTAG macro. Specify this option when the existing JTAG port does not use the standard name. |
|                     | Default: TDI                                                                                                                                                            |
| -tdo port           | Specifies the port name of the test data (scan) output of the JTAG macro. Specify this option when the existing JTAG port does not use the standard name.               |
|                     | Note: An existing TDO port must have a three-state I/O pad.                                                                                                             |
|                     | Default: TDO                                                                                                                                                            |
| -tms port           | Specifies the port name of the test mode select input of the JTAG macro. Specify this option when the existing JTAG port does not use the standard name.                |
|                     | Default: TMS                                                                                                                                                            |
| -trst port          | Specifies the port name of the (asynchronous) test reset of the JTAG macro. Specify this option when the existing JTAG port does not use the standard name.             |
|                     | Default: TRST                                                                                                                                                           |
| -verilog_parser {et | ieeestandard}                                                                                                                                                           |
|                     | Specify whether to use the Encounter Test (et) or NC Sim IEEE standard Verilog parser.                                                                                  |
|                     | Default: et                                                                                                                                                             |

#### **Related Information**

Inserting Boundary Scan Logic in Design for Test in Encounter RTL Compiler

Related constraints: <u>define dft shift enable</u> on page 428

<u>define dft test clock</u> on page 433 <u>define dft test mode</u> on page 437

September 2007 461 Product Version 7.1.2

**Design for Test** 

# insert\_dft lockup\_element

```
insert_dft lockup_element
    actual_scan_chain [actual_scan_chain]...
[-terminal_lockup]
```

Inserts a lockup element as needed in the specified analyzed scan chains.

Analyzed scan chains are chains whose connectivity is traced by the RC-DFT engine when you define them using the -analyze option of the define\_dft scan\_chain command.

Use this command on mapped netlists whose existing (configured) scan chains were either created by hand or using a third-party DFT insertion tool.



The RC-DFT engine determines the type of lockup element to be inserted from the value of the dft\_lockup\_element\_type design attribute.

### **Options and Arguments**

```
actual_scan_chainSpecifies the name of an analyzed scan chain.-terminal_lockupAllows to add a terminal lockup element to the specified analyzed scan chains.
```

#### **Example**

The following example inserts lockup elements as needed in all analyzed scan chains.

```
insert_dft lockup_element [filter analyzed true \
[find /designs/design/dft -actual_scan_chain *]]
```

#### Related Information

Analyzing Chains in a Scan-Connected Netlist in Design for Test in Encounter RTL Compiler

Affected by this attribute: dft lockup element type

**Design for Test** 

# insert\_dft shadow\_logic

```
insert_dft shadow_logic -around instances
  [-test_control test_signal]
  {-mode bypass
  |-mode no_share -test_clock_pin {port|pin}
        [-fall |-rise]
  |-mode share -test_clock_pin {port|pin}
        [-fall |-rise] }
  [-exclude pins | -only pins ] [-group pins]...
  [-balance] [-dont_map] [-preview]
```

Allows to insert two basic types of DFT shadow logic around a particular instance: bypass and scannable logic. Each shadow logic flip-flop can implement one control point and one observation point at the same time.

If you want to share observation and control points, either by setting -mode to share or bypass, the following sharing criteria are observed:

- If you specify -group, the specified inputs and outputs are grouped together as indicated
- For the remaining inputs and outputs that are not listed with <code>-group</code>, the first input will share the flip-flop with or be connected to the first output, the second input with the second output, and so on. The order is that specified in the HDL interface declaration.

**Note:** Test points are added for uni-directional pins only. Bidirectional pins and pins associated with test clock objects are skipped.

### **Options and Arguments**

| -around instances | Specifies the instances around which the DFT shadow logic must be inserted. Specify a hierarchical instance name.                                 |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| -balance          | Groups unmatched input and output pins to have a balanced number of groups.                                                                       |
| -dont_map         | Prevents the inserted logic from being mapped even if the design is already mapped to the target library                                          |
| -exclude pins     | Prevents the specified pins from being considered for shadow logic insertion.                                                                     |
| [-fall -rise]     | Specifies the edge of the test clock that is active during test mode operation. These options are only valid in conjunction with -test_clock_pin. |
|                   | Default: -rise                                                                                                                                    |

**Design for Test** 

-group pins

Specifies the pins to group when also using <code>-mode share</code> or <code>-mode bypass</code>. Each group can have multiple input pins and multiple output pins. Format the groups as follows:

 $\{input_i \dots output_i \dots \}$ 

Separate the pins by spaces. If you have more than one group, you must specify multiple -group options.

**Note:** If -mode is set to bypass, each group must have at least one input and one output. Otherwise, the number of inputs or outputs can be equal or larger than zero.

-mode

Specifies the type of shadow logic to insert.

bypass Implements bypass logic. If you specify this

option, you must balance the number of

inputs and outputs.

no\_share Inserts one scannable observation test point

per input and one scannable control test

point per output.

share Pairs each input with an output and uses one

scannable control and observation test point for each pair. If there are a different number of inputs and outputs, uses one scannable observe (or control) test point is used for

each remaining input (or output).

-only pins

Restricts the pins to be considered for shadow logic insertion to the specified ones.

-preview

Shows the potential changes, without making any modifications to the netlist.

-test\_clock\_pin {port | pin}

Specifies the test clock that drives the clock pin of the shadow flip-flops. You can specify a port or pin that drives the test clock.

-test\_control test\_signal

Specifies the test signal to use to control DFT logic (the multiplexers after the controlling points).

**Note:** You must have specified the test signal using either the define\_dft shift\_enable or define\_dft test\_mode constraint.

September 2007 464 Product Version 7.1.2

**Design for Test** 

#### **Examples**

In the following examples, the logic before the ATPG-untestable module is not observable and the logic after it is not controllable. Following is the Verilog input code for the ATPG-untestable module and its instantiation:

```
module blackbox (i1,i2, o1,o2,o3)
    input i1,i2;
    output o1,o2,o3;
...
blackbox U1 (.i1(n_1), .i2(n_2), .o1(n_3), .o2(n_4), .o3(n_5));
...
```

■ Using the following examples, bypass logic is used to make the two inputs observable and the three outputs controllable. The first command pairs input i1 to output o1, and input i2 to output o3 (skipping o2). The second command pairs input i1 and output o2.

```
define_dft test_mode -name my_TM -active high TM
insert_dft shadow_logic -around U1 -test_control my_TM -mode bypass \
-exclude o2
insert_dft shadow_logic -around U1 -test_control my_TM -mode bypass \
-only {i1 o2}
```

■ The following example uses scannable test points and shares these test points as control and observation points.

```
define_dft test_mode -name my_TM -active high TM
insert_dft shadow_logic -around U1 -test_control my_TM -test_clock_pin CK \
-mode share
```

■ The following example uses scannable test points but does not share these test points for control and observation points.

```
define_dft test_mode -name my_TM -active high TM
insert_dft shadow_logic -around U1 -test_control my_TM -test_clock CK \
-mode no_share
```

■ The following example uses scannable test points, shares these test points for control and observation points, and controls by grouping which pins share a common test point. More specifically, i1 and o2 share a test point, and i2 and o1. In addition, no control point is inserted for the net driven by U1/o3.

```
define_dft test_mode -name my_TM -active high TM
insert_dft shadow_logic -around U1 -test_control my_TM -test_clock CK \
-exclude o3 -mode share -group {i1 o2} -group {i2 o1}
```

#### **Related Information**

<u>Inserting DFT Shadow Logic</u> in *Design for Test in Encounter RTL Compiler* 

Affects these commands: <u>check\_dft\_rules</u> on page 389

report dft\_registers on page 480

**Design for Test** 

Related constraints: <u>define dft shift enable</u> on page 428

define dft test clock on page 433

define dft test mode on page 437

**Design for Test** 

## insert\_dft test\_point

Allows you to manually specify a control or observation test point to be added to the design. Control test points always require the specification of a test-mode signal. Test points that use scannable flip-flops to observe or control a node always require a test-clock signal.

For all of the scannable test points, you need to run <a href="mailto:check\_dft\_rules">check\_dft\_rules</a> after the test point is inserted.

The command returns the path name of the inserted test point when it is a flip-flop.



You can only specify multiple locations when you request to insert a test point of type observe\_scan. In this case, the tool builds a balanced XOR-tree with all the specified location pins. If a test-control signal is also specified, the tool builds the XOR-tree after each input is AND-ed or OR-ed with the test-control signal. This prevents switching along the XOR-tree when not it test mode. If the test control is active high, gating happens by AND-ing, otherwise by OR-ing. The output of the last XOR-gate is fed to the D input of the observation flip-flop.

## **Options and Arguments**

-dont\_map

Prevents the inserted logic from being mapped even if the design is already mapped.

**Design for Test** 

[-fall | -rise]

Specifies the edge of the specified test clock that is active during test mode operation. These options are only valid in conjunction with -test\_clock.

Default: -rise

**Note:** You must use the same clock edge when inserting a control flip-flop and an observation flip-flop.

-location {port | pin}

Specifies the location of the control point or observation point. Specify an existing hierarchical pin name or a top-level port. For observation test points, the pin can be an input or output pin. For control test points, the result is different depending on the direction of the location. See the <u>Examples</u> on page 470.

**Note:** You can only specify multiple locations for a test point of type observe\_scan.

**Note:** If you specify a bidirectional pin, no logic will be inserted unless you specify the direction of the pin.

-node {pin | port}

Specifies the pin or port to insert when -type is set to control\_node or control\_observe\_node and when the signal specified by -test\_control is active.

-test\_clock\_pin {port | pin}

Specifies the test clock that drives the clock pin of the inserted flip-flops during test mode operation. You can specify a port or pin that drives the test clock.

This option is required when you set -type to either scan control\_scan or observe\_scan.

-test\_control test\_signal

Specifies the test signal to use to control or observe the specified location point.

**Note:** You must have specified the test signal using either the define\_dft shift\_enable or define\_dft test\_mode constraint.

**Note:** Test points of type observe\_scan do not require a test signal.

**Design for Test** 

| -type |
|-------|
|-------|

Specifies the type of test point to insert at the specified location when the signal specified by -test\_control is active. Possible values are:

async\_0 Inserts an asynchronous control test

point that forces the control point to the

value 0.

async\_1 Inserts an asynchronous control test

point that forces the control point to the

value 1.

async\_any Inserts an asynchronous control test

point that forces the control point to take either the original value or the

inverted value.

control\_0 Inserts a constant value 0.

control\_1 Inserts a constant value 1.

control\_node Inserts an arbitrary node.

control\_observe\_0 Inserts a control and an observation

point. The control point is forced to the

value 0.

control\_observe\_1 Inserts a control and an observation

point. The control point is forced to the

value 1.

control\_observe\_node Inserts a control and an observation

point. The control point is forced to the value of the node specified by -node.

control\_scan Inserts a flip-flop to force a particular

value at the specified location during test mode operation. The flip-flop must be remapped to a scan flop before connecting it to a scan chain later on.

**Note:** This option requires you to specify the -test\_clock\_pin

option.

September 2007 469 Product Version 7.1.2

**Design for Test** 

| observe_scan | Inserts a flip-flop to observe the specified location. The flip-flop must be remapped to a scan flip-flop before connecting it to a scan chain later on. |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | This option requires you to specify the -test_clock_pin option.                                                                                          |
| scan         | Inserts a scannable control and observation test point.                                                                                                  |
|              | <b>Note:</b> This option requires you to specify the -test_clock_pin option.                                                                             |
| sync_0       | Inserts a synchronous control test point that forces the control point to the value 0.                                                                   |
| sync_1       | Inserts a synchronous control test point that forces the control point to the value 1.                                                                   |
| sync_any     | Inserts a synchronous control test point that forces the control point to take either the original value or the inverted value.                          |

#### **Examples**

■ The following example inserts a scannable observation test point, using CLK to drive:

```
insert_dft test_point -location X/out -test_clock_pin CLK -type observe_scan
```

■ The following example inserts a control-1 and scannable observation point:

```
insert_dft test_point -location X/out -test_control TM \
-test_clock_pin CLK -type control_observe_1
```

■ The following example inserts a scannable control point:

```
insert_dft test_point -location X/out -test_control TM \
-test_clock_pin CLK -type control_scan
```

■ The following example inserts a scannable control and observation test point:

```
insert_dft test_point -location X/out -test_control TM \
-test_clock_pin CLK -type scan
```

**Design for Test** 

■ The following example inserts an async control-0 test point at hierarchical pin X/out:

```
insert_dft test_point -location X/out -test_control TM -type async_0 \
-test_clock_pin CK -fall.
```

■ The following example inserts a synchronous control test point that forces the control point to the value 1 at hierarchical pin X/out:

```
insert_dft test_point -location X/out -test_control TM -type sync_1 \ -test_clock_pin CK -fall.
```

#### **Related Information**

Inserting a Control and Observation Test Point in Design for Test in Encounter RTL Compiler.

Affected by these commands: <a href="mailto:check\_dft\_rules">check\_dft\_rules</a> on page 389

connect scan chains on page 398

synthesize on page 256

Related attributes: <u>Test Clock Attributes</u>

**Test Signal Attributes** 

**Design for Test** 

## insert\_dft user\_test\_point

```
insert_dft user_test_point -location {pin|port|subport}
    -cell {design|subdesign|libcell}
    {-cfi {pin|port}] | -no_cfi} [-cfo {pin|port}]
    -connect string [-connect string]...
    -name name
```

Inserts a user-defined test point at the specified location, and hooks it up to the specified pins.

#### **Options and Arguments**

| -cell $\{design   subdesign   libcell\}$ |                                                                                                                              |  |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|
|                                          | Specifies the module or library cell to instantiate. The module can be loaded as a parallel design, or as a subdesign.       |  |
| <pre>-cfi {pin port}</pre>               | Specifies the cell functional input (CFI) pin or port name.                                                                  |  |
| <pre>-cfo {pin port}</pre>               | Specifies the cell functional output (CFO) pin or port name.                                                                 |  |
| -connect string                          | Specifies a string consisting of a cell pin and the corresponding source-signal pin to which the cell pin must be connected. |  |
|                                          | This string has the following format:                                                                                        |  |
|                                          | {cell_pin source_pin}                                                                                                        |  |
|                                          | Use this option to specify most connections to the cell, except for the connections to the CFI and CFO pins.                 |  |
| -location {pin port subport}             |                                                                                                                              |  |
|                                          | Specifies a pin, port or subport that identifies where the test point must be inserted.                                      |  |
| -name <i>name</i>                        | Specifies the instance name to be given to the user-defined test point.                                                      |  |
| -no_cfi                                  | Specifies that the user test point cell has no CFI pin.                                                                      |  |

#### **Examples**

■ The following example inserts design MyUserTI in design top at the in1[2] input port. Port MyCFI will be connected to input port in1[2].

```
insert_dft user_test_point -location top/in1[2] -cell /designs/MyUserTI \
-cfi MyCFI -cfo MyCFO -connect {MyShiftEn se} -connect {MyWRCK wck}
```

**Design for Test** 

#### insert\_dft wrapper\_cell

```
insert_dft wrapper_cell -location pin_list
    [-floating_location_ok]
    [-skipped_locations_variable Tcl_variable]
    [-shared_through {buffer|combinational}]
    [-wck pin] -wsen pin
    {-decoded_select_cfi pin
    |-wint pin -wext pin [-wcap pin]}
    [-guard {0|1} -wig pin -wog pin]
    [-name segment_prefix]
```

Selects a built-in IEEE 1500 standard wrapper cell based on the given specifications, inserts it at the specified location, and hooks it up to the specified control signals.

The cell logic is automatically identified as a wrapper-cell segment. You can use the segment into another segment or chain.

The command returns the directory path to the scan\_segment objects that it creates. If multiple locations are specified, the command returns multiple segments. You can find the objects created by the insert\_native\_wrapper\_cell in:

```
/designs/top_design/dft/scan_segments
```



Any segment inserted by this command cannot be removed.

#### **Options and Arguments**

```
-decoded_select_cfi pin
```

Specifies the source pin name of the decoded control logic for the select-cfi signal.

Use this option to connect an already decoded signal. Otherwise, control decoder logic may have to be inserted for each cell, and extra control wires will have to be hooked up to each wrapper cell.

```
-floating location ok
```

Specifies to insert a wrapper cell even if the specified pin (location) is floating.

-guard {0 | 1} Specifies the guard (safe\_value) out of a cell. The safe value prevents testing of one block from interfering with another block.

September 2007 473 Product Version 7.1.2

**Design for Test** 

-location pin\_list

Specifies one or more pins that identify where the wrapper cell must be inserted.

Use the RC pin name to identify the input or output of a blackbox instance.

-name segment\_prefix

Specifies the segment name prefix.

If you specified a single location pin, and there is no name conflict, the segment name will correspond to the specified prefix, otherwise a unique name will be generated for each segment that is derived from the specified prefix.

-shared\_through {buffer | combinational}

Specifies whether the functional flop in the wrapper cell must be shared. If a shared cell is inserted, the command traces through the logic to identify a shareable functional flop (or flops).

A functional flop in a wrapper cell can be shared if

- 1. It is directly connected to the core pin through
  - □ a series of buffers (buffer)
  - complex combination logic (combinational)
- 2. It is mapped to a scan flip-flop for DFT purposes.
- 3. The clock pin to the flop is controllable; that is, the flip-flop must pass the DFT rules.
- 4. The flop has no connected set, reset, or enable pin.
- 5. The functional flop is not already shared with another wrapper cell.

**Note:** If you use this option and the cell cannot be shared with the functional flop, the RC-DFT engine gives a message and inserts a dedicated cell if you specified the -wck option, otherwise an error message is given.

-skipped\_locations\_variable Tcl\_variable

Writes the locations where no wrapper cells can be inserted to the specified Tcl variable. If you omit this option, the command fails if you have any such locations specified.

**Design for Test** 

-wcap driver Specifies the capture control source pin or port name.

Note: This option is ignored if you specified the

-decoded select cfi option.

-wck driver Specifies the test clock source pin or port name. This pin is

required if you want to insert a dedicated wrapper cell.

-wig *driver* Specifies the in-guard control source pin or port name.

-wint driver Specifies the control source pin or port name for inward facing

test mode.

**Note:** This option is ignored if you specified the

-decoded\_select\_cfi option.

-wext driver Specifies the control source pin or port name for outward facing

test mode.

**Note:** This option is ignored if you specified the

-decoded\_select\_cfi option.

-wog *driver* Specifies the out-guard control source pin or port name.

-wsen *driver* Specifies the shift-enable source pin or port name.

#### **Examples**

insert\_dft wrapper\_cell -location /top/core/in[0] -wsen /top/SEN \
-wint /top/WINT -wck /top/clk1

#### **Related Information**

Advanced DFT Topics in the Design for Test in Encounter RTL Compiler manual.

Affects these commands: connect\_scan\_chains on page 398

Sets this attribute: core\_wrapper

**Design for Test** 

#### read\_dft\_abstract\_model

```
read_dft_abstract_model
    [-ctl] [-segment_prefix string]
    [-instance instance]
    [-assume_connected_shift_enable] file
```

Reads in the scan abstract model of a design that is used as a core or IP block in the current design. The scan abstract model defines the scan chain architecture of the subdesign and is used as scan chain segments in the configuration of the top-level scan chains of the current design.

The extracted scan chain information is stored in:

/designs/top\_design/dft/scan\_segments

#### **Options and Arguments**

-assume\_connected\_shift\_enable

Indicates that the shift-enable port specified in the DFT abstract model for the block being read in is already connected to logic external to this block. Therefore the scan configuration engine does not need to modify the existing connection.

**Note:** If you specify this option and the shift-enable pin is *not* connected, the scan configuration engine will *not* make the connection.

If you do not specify this option, the scan configuration engine will make the connection to the shift-enable port specified in the DFT abstract model. If a connection already existed, it will be first removed.

Specifies that the scan abstract model was written using the Core Test Language (CTL) format (IEEE format P1450.6).

If you omit this option, the scan abstract model is assumed to consist of a list of <u>define dft abstract segment</u> commands, one scan segment per scan chain in the subdesign.

Specifies the file that contains the abstract model description.

-ctl

file

**Design for Test** 

-instance instance

Applies the scan abstract model to the specified hierarchical instance.

If you read in an abstract model written in native RC format, this instance must be an instantiation of the subdesign specified through the <code>-module</code> option in the abstract model.

If you read in an abstract model written in CTL format, this instance must be an instantiation of the subdesign specified in the Environment section of the CTL file.

If this option is omitted, the scan abstract model is applied to all instances of the subdesign.

-segment\_prefix string

Adds the specified string as a prefix to the

- Segment name defined in the native RC format file
- Chain name defined in the CTL file

#### **Related Information**

Affected by these commands: <u>check\_dft\_rules</u> on page 389

connect scan chains on page 398

synthesize on page 256

Related commands: <u>write\_dft\_abstract\_model</u> on page 491

write hdl on page 193 (-abstract)

**Design for Test** 

## replace\_scan

replace\_scan [design]

Replaces non-scan flops with their scan-equivalent flip-flops if the design was previously mapped.

To use this command the dft\_scan\_map\_mode design attribute must be set to either tdrc\_pass or force\_all. If set to tdrc\_pass, you must have run the DFT rule checker.

#### **Options and Arguments**

design Specifies the design in which you want to replace regular

flip-flops.

#### **Related Information**

Controlling Mapping to Scan in a Mapped Netlist in the Design for Test in Encounter RTL Compiler manual.

Affected by these commands: <u>check dft rules</u> on page 389

reset scan equivalent on page 484

set scan equivalent on page 486

Affected by this attribute: dft scan map mode

**Design for Test** 

# report dft\_chains

Refer to report dft chains in the Chapter 8, "Analysis and Report."

# Command Reference for Encounter RTL Compiler Design for Test

# report dft\_registers

Refer to report dft registers in the Chapter 8, "Analysis and Report."

Design for Test

# report dft\_setup

Refer to report dft setup in Chapter 8, "Analysis and Report."

**Design for Test** 

# report dft\_violations

Refer to report dft violations in Chapter 8, "Analysis and Report."

**Design for Test** 

# report scan\_power

Refer to report scan power in the Chapter 8, "Analysis and Report."

**Design for Test** 

## reset\_scan\_equivalent

reset\_scan\_equivalent [libcell]...

Removes the specified non-scan library cells from the scan-equivalency table which was previously defined using a (number of) set\_scan\_equivalent command(s).

If you do not specify any library cells, the command removes all scan-equivalent mappings.

#### **Options and Arguments**

libcell

Specifies a non-scan library cell to be removed from the scan-equivalency table.

#### **Example**

The following example removes the snl\_ffqx1 cell from the scan-equivalency table.

reset\_scan\_equivalent snl\_ffqx1

#### **Related Information**

Related command: set scan equivalent on page 486

**Design for Test** 

#### set\_compatible\_test\_clocks

```
set_compatible_test_clocks
{-all | list_of_test_clocks} [-design design]
```

Specifies the compatible test clocks whose related scan flip-flops can be merged into a single scan chain using lockup elements in between. By default, no test clocks (including different phases of the same clock) are assumed compatible.

**Note:** This command applies only to the muxed scan style.

Test clocks that are declared compatible belong to the same DFT clock domain.



Test clocks with different clock periods cannot be made compatible.

#### **Options and Arguments**

-all Specifies that all test clocks are compatible.

design Specifies the design for which you want to specify

compatible test clocks.

list\_of\_test\_clocks Specifies the compatible test clocks. You must specify the

test clock object name.

**Note:** To allow combining flip-flops from the same DFT domain—which are triggered by either edge of the same test

clock—on the same scan chain, you need to set the

dft\_mix\_clock\_edges\_in\_scan\_chains root attribute

to true. By default, only same edge clocks are mixed.

#### **Related Information**

Mixing Different Test Clocks in the Same Scan Chain in Design for Test in Encounter RTL Compiler

Affects this command: <u>connect\_scan\_chains</u> on page 398

Related attribute: <u>dft\_mix\_clock\_edges\_in\_scan\_chains</u>

**Design for Test** 

#### set\_scan\_equivalent

```
set_scan_equivalent
    -non_scan_cell libcell -scan_cell libcell
    [-tieoff_pins string] [-pin_map list_of_pin_groups]
```

Controls the scan-equivalent cell type that is used during the conversion of a non-scan flip-flop which passes the DFT rule checks to a scan flop. Use the replace\_scan command.to perform the actual conversion to scan.

**Note:** The RC-DFT engine automatically derives the scan data input, scan data output, and other test signals from the test\_cell description of the scan flop in the target library.

#### **Options and Arguments**

```
Specifies a non-scan flip-flop library cell.

-pin_map list_of_pin_groups

Indicates how to map a pin from the non-scan flop to a pin in the scan flop when the pin names in the cells do not match.

The list_of_pin_groups has the following format:

{{non_scan_pin scan_pin} {non_scan_pin scan_pin scan_pin}}

-scan_cell libcell Specifies a scan flip-flop library cell.

-tieoff_pins string Specifies the tie-off value for extra scan cell pins.

The string has the following format:

{{pin value} {pin value} ...}

The value can be a logic 0 or 1.
```

#### **Example**

The following example assumes that the pin names in the non-scan and scan flip-flops match, and that there are no extra pins in the scan flop to be tied off.

```
set_scan_equivalent -non_scan_cell snl_ffqx1 -scan_cell snl_sffqx1
```

**Design for Test** 

# **Related Information**

Affects this command: replace scan on page 478

Related command: reset scan equivalent on page 484

**Design for Test** 

## write\_atpg

```
write_atpg
    { -cadence [-compression | > file]
    | -mentor | -stil [> file]}
    [-decimals_ok] [-picoseconds]
    [-test_clock_waveform test_clock]
    [-apply_inputs_at integer]
    [-apply_bidirs_at integer]
    [-strobe_outputs_at integer]
    [-strobe_width integer]
```

Writes out the scan-chain information for an Automatic Test Pattern Generator (ATPG) tool in a format readable by the designated ATPG tool.

The ATPG tool uses this information to generate appropriate test patterns. The file extension given to the interface file(s) is determined by the selected tool.

The interface file is useful only to the third-party tool if the test synthesis tool has connected the scan chain. Therefore, you should use this command only if the test synthesis tool has connected the scan chains.

#### **Options and Arguments**

```
-apply_bidirs_at integer
```

Specifies when in the test clock cycle to apply the bidirectional signals. Specify this time as a percentage of the test clock period.

Default: Same value as specified for apply\_inputs\_at

```
-apply_inputs_at integer
```

Specifies when in the test clock cycle to apply the input signals. Specify this time as a percentage of the test clock period.

Default: 0

-cadence

Creates pin-assignment files that capture the top-level scan-related signals (shift-enable, test-mode, test-clock and scan data IOs) for use by the Encounter Test ATPG tool.

If you use this option without the <code>-compression</code> option, the command writes out the pin-assignment information for full scan mode only. The information is written to the specified file.

**Design for Test** 

-compression Crea

Creates pin-assignment files for full scan mode, compression mode and XOR decompression mode. The following files are generated: topmodulename.FULLSCAN.pinassign, topmodulename.COMPRESSION.pinassign, and topmodulename.COMPRESSION\_DECOMP.pinassign.

**Note:** This argument is only valid with the -cadence option.

-decimals ok

Writes out decimal numbers. By default, time values are rounded off to integer numbers because many ATPG tools do not accept decimal numbers for test waveform time values. Use the -picoseconds option to minimize round-off errors.

file

Specifies the file to which the output must be written.

If no file is specified, the output is written to standard out (stdout) and to the log file.

**Note:** This argument is only valid with the -stil and -cadence options.

-mentor

Creates an interface file in the format used by the Mentor Graphics ATPG tool. Files generated:

- top\_module.testproc
- top module.dofile

-picoseconds

Specifies to use picoseconds for the time unit. Use this option to minimize the round-off errors when rounding-off test waveform time values to integers.

Default: nanoseconds

-stil

Creates an interface file in the IEEE Standard Test Interface Language (STIL) format (IEEE format 1450.1).

**Note:** The generated STIL format is TetraMAX compatible.

-strobe\_outputs\_at integer

Specifies when in the test clock cycle to strobe the outputs. Specify this time as a percentage of the test clock period.

Default: 40

September 2007 489 Product Version 7.1.2

**Design for Test** 

-strobe\_width integer

Specifies how long the outputs are valid during the test clock cycle. Specify this time as a percentage of the test clock period.

Default: 0

-test\_clock\_waveform test\_clock

Specifies to use the clock waveform of the specified test clock.

Default: first test clock object found

#### **Related Information**

Creating an Interface File for ATPG Tool in Design for Test in Encounter RTL Compiler

Affected by this command: <u>compress\_scan\_chains</u> on page 393

connect scan chains on page 398

define dft scan clock a on page 422

define dft scan clock b on page 425

define dft test clock on page 433

Affected by these attributes: <u>Actual Scan Chain attributes</u>

**Design for Test** 

#### write\_dft\_abstract\_model

```
write_dft_abstract_model [-ctl] [design] [> file]
```

Writes a scan abstract model for all the top-level scan chains configured in the design.

**Note:** Currently, this command is not supported for the clocked LSSD scan style with the -ctl option.

#### **Options and Arguments**

| -ctl   | Writes out a scan abstract model in the Core Test Language (CTL) format (IEEE format P1450.6).                                                                                                                                                       |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | If you omit this option, the scan abstract model is written in native RC format that consists of a list of <a href="mailto:define dft">define dft</a> <a href="mailto:abstract segment">abstract segment</a> commands, one per top-level scan chain. |
| design | Specifies the design for which to write out the scan abstract model of the scan chains.                                                                                                                                                              |
|        | If you omit the design name, the top-level design of the current directory of the design hierarchy is used.                                                                                                                                          |
| file   | Specifies the file to which the output must be written.                                                                                                                                                                                              |
|        | You can write out the CTL file in compressed format by specifying a file name with the $. gz$ extension.                                                                                                                                             |
|        | Default: output is written to the screen                                                                                                                                                                                                             |

#### **Examples**

In the following example, the different active edges of the different test clocks in the same test clock domain are allowed to be mixed on the same scan chains. Following shows the configuration result and the scan abstract models for the scan chains:

**Design for Test** 

```
Reporting 1 scan chain
Chain 1: AutoChain_1
  scan in:
                DFT sdi 1
  scan_in: DFT_sd1_1 scan_out: DFT_sdo_1
  shift_enable: SE (active high)
  clock domain: clkAll (edge: mixed)
  length: 27
    bit 1
                 out1_reg_4 <test_clk1/fall>
                out1_reg_8 <test_clk1/fall>
    bit 5
    llatch 5
                 DFT_lockup_g1
    bit 6
                 out2_reg_4 <test_clk2/fall>
    bit 10
                out2_reg_8 <test_clk2/fall>
    llatch 10 DFT_lockup_g348
    bit 11
               out3 req 4 <test clk3/fall>
    bit 18     out1_reg_2 <test_clk1/rise>
bit 19     out1_reg_3 <test_clk1/rise>
    bit 19 out1_reg_3 <test_clk1/rise>
llatch 19 DFT_lockup_g349
    bit 20
                out2 reg 0 <test clk2/rise>
    bit 23 out2_reg_3 <test_clk2/rise>
llatch 23 DFT_lockup_g350
    bit 24
                out3 reg 0 <test clk3/rise>
    bit 27
                 out3_reg_3 <test_clk3/rise>
rc:/> write dft abstract model
scan style is muxed_scan
# writing abstract model for 1 scan chain
  define_dft abstract_segment -module test \
    -name test_AutoChain_1 \
    -sdi DFT_sdi_1 -sdo DFT_sdo_1 \
    -shift_enable_port SE -active high \
    -clock_port clk1 -fall \
    -tail_clock_port clk3 -tail_edge_rise \
    -length 27
```

To avoid naming collisions when reading in a scan abstract model, the segment names are prefixed with the module name.

#### Related Information

Creating an Abstract Model in Design for Test in Encounter RTL Compiler

Affected by this command: <u>connect\_scan\_chains</u> on page 398

Affected by these attributes: <u>Actual Scan Chain</u> attributes

Design for Test

Related command: read dft abstract model on page 476

write hdl on page 193 (-abstract)

**Design for Test** 

#### write\_et

```
write_et {-atpg [-compression] | -rrfa | -atpg [-compression] -rrfa}
    -library string [-directory string] [design]
```

Writes out the necessary files to run either an Automatic Test Pattern Generator (ATPG) or Random Resistance Fault Analysis (RRFA) based testability analysis, or to generate test patterns using the Encounter Test software.

This command generates the following files:

- et.exclude—A file listing objects to be excluded from the ATPG analysis in an assumed scan mode.
- et.modedef—A mode definition file, a text file that describes the test mode in assumed scan mode
- topmodulename.ASSUMED.pinassign—A pin-assignment file that captures the top-level scan-related signals (shift-enable, test-mode, test-clock) and their test function used to build the testmode before actual scan chains exist in the design
- topmodulename.FULLSCAN.pinassign—A pin-assignment file that captures the top-level scan-related signals (shift-enable, test-mode, test-clock and scan data IOs) and their test function used to build the testmode when actual scan chains exist in the design
- If the write\_et command is run with the -compression option, the following pin-assignment files are generated in addition to the topmodulename.FULLSCAN.pinassign file. In this case, all three files include the compression test signals with their appropriate test functions to validate their specific test mode:
  - topmodulename.COMPRESSION\_DECOMP.pinassign—A file generated only when inserting XOR-based decompression logic
  - topmodulename.COMPRESSION.pinassign—A file generated when inserting broadcast-based decompression logic
- topmodulename.et\_netlist.v—-A netlist for Encounter Test
- topmodulename.rc\_netlist.v—-A netlist for Encounter RTL Compiler
- runet.atpg or runet.rrfa—A script file to run the requested testability analysis
- run\_compression\_decomp\_sim—An NCVerilog run file used to simulate the test patterns created by Encounter Test for compression logic built using XOR-based decompression logic

September 2007 494 Product Version 7.1.2

**Design for Test** 

- run\_compression\_sim—-An NCVerilog run file used to simulate the test patterns created by Encounter Test for compression logic built using broadcast-based decompression logic
- run\_fullscan\_sim—An NCVerilog run file used to simulate the test patterns created by Encounter Test in full scan mode.

Note: Some files can be customized according to the setup requirements.

For more information on the exact Encounter Test product requirements, refer to Encounter Test Product Requirements for Advanced Features in Design for Test in Encounter RTL Compiler.

#### **Options and Arguments**

| -atpg             | Writes out the files needed to run Automatic Test Pattern Generation using the Encounter Test software.                           |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| -compression      | Instructs to write out the files needed to run ATPG-based testability analysis for compression mode.                              |
| design            | Specifies the design for which to write out the Encounter Test input files.                                                       |
|                   | If you omit the design name, the top-level design of the current directory of the design hierarchy is used.                       |
| -directory string | Specifies the directory to which the output files must be written.                                                                |
|                   | <pre>Default: current_working_directory/et_scripts</pre>                                                                          |
| -library string   | Specifies the list of Verilog structural library files.                                                                           |
| -rrfa             | Writes out the files to run Random Resistance Fault Analysis (RRFA) based testability analysis using the Encounter Test software. |

#### **Examples**

The following command generates the files to run an ATPG-based testability analysis.

```
write_et -atpg -dir atpg -library $sim/mylib.v
```

Examining the atpg directory that was generated shows the following files:

```
rc:/> lls atpg
run_compression_decomp_sim
run compression sim
```

# Design for Test

runet.atpg
run\_fullscan\_sim
test.COMPRESSION\_DECOMP.pinassign

test.COMPRESSION.pinassign

test.et\_netlist.v

test.FULLSCAN.pinassign

test.rc\_netlist.v

**Design for Test** 

#### write\_scandef

```
write_scandef
    [-partition partition -chains chain [chain]...]...
[-version {5.4|5.5}]
    [-end_chains_before_lockups]
    [-dont_split_by_library_domains]
    [-dont_split_by_power_domains]
    [-dont_use_timing_model_pins] [design] [ > file]
```

Writes the scanDEF description of the top-level scan chains configured in the design for reordering using a physical design tool.

#### **Options and Arguments**

-chains chain

Specifies the scan chains that must be grouped in the same partition by the physical design tool. Use the <u>report</u> <u>dft chains</u> command to obtain a list of valid chain names.

The tool ensures that chains or chain segments that are not compatible are not added to the same partition, but are further partitioned by adding the test clock name and test clock edge to the final partition name.

**Note:** Requires version 5.5.

design

Specifies the design for which to write out the scanDEF description.

If you omit the design name, the top-level design of the current directory of the design hierarchy is used.

```
-dont_split_by_library_domains
```

Indicates not to split the chains at the scan data input pin of the last flop in the originating (or from) library domain and at the scan data output pin of the first flop in the destination (or to) library domain.

By default, the chains will be split based on the library domains. If the design has no library domains, the chains will not be split.

September 2007 497 Product Version 7.1.2

**Design for Test** 

-dont\_split\_by\_power\_domains

Indicates not to split the chains at the scan data input pin of the last flop in the originating (or from) power domain and at the scan data output pin of the first flop in the destination (or to) power domain.

By default, the chains will be split based on the power domains. If the design has no power domains, the chains will not be split.

-dont\_use\_timing\_model\_pins

Prevents using the user-designated libcell timing model pins as the scanDEF chain START and STOP points. Instead an outward trace is performed to identify and use the first flip-flop scan data output pin and last flip-flop scan data input pin and use these pins as START and STOP pins in the scanDEF chains.

-end\_chains\_before\_lockups

Terminates the scan segment at the scan data input pin of the scan flop which precedes the lockup element in the scan DEF chain.

file

Specifies the file to which the output must be written. To write out the scanDEF file in compressed format, specify a file name with the .gz extension.

Default: output is written to the screen

-partition partition

Specifies the name of a user-defined partition.

**Note:** Requires version 5.5.

-version  $\{5.4|5.5\}$ 

Specifies which DEF version to write out. Version 5.5 writes out the MAXBITS and PARTITION keywords as regular statements (that is, uncommented).

Default: 5.4

**Design for Test** 

#### **Example**

■ The following example writes out the scanDEF information to the screen:

```
rc:/> write_scandef
VERSION 5.4;
NAMESCASESENSITIVE ON ;
DIVIDERCHAR "/" ;
BUSBITCHARS "[]";
DESIGN top ;
SCANCHAINS 2 ;
 - chain_1
 + START u_a/out_reg_1 Q
 + FLOATING
 u_a/out_reg_2 ( IN SI ) ( OUT Q )
 u_a/out_reg_3 ( IN SI ) ( OUT Q )
 + STOP buf_2 A
 - chain_2
 + START buf_1 Y
 + FLOATING
 u_b/out_reg_0 ( IN SI ) ( OUT Q )
 u_b/out_reg_1 ( IN SI ) ( OUT Q )
 + STOP u_b/out_reg_3 SI
END SCANCHAINS
END DESIGN
```

#### **Related Information**

Creating a scanDEF File in Design for Test in Encounter RTL Compiler

Affected by this command: connect\_scan\_chains on page 398

Affected by these attributes: <u>Actual Scan Chain</u> attributes

# Command Reference for Encounter RTL Compiler Design for Test

# **Low Power Synthesis**

- clock gating on page 503
- <u>clock gating connect test</u> on page 505
- clock gating declone on page 506
- <u>clock gating import</u> on page 507
- <u>clock gating insert in netlist</u> on page 509
- clock gating insert obs on page 510
- <u>clock gating join</u> on page 512
- <u>clock gating remove</u> on page 514
- <u>clock gating share</u> on page 516
- clock\_gating split on page 518
- read saif on page 520
- read tcf on page 522
- read vcd on page 527
- report clock gating on page 530
- report operand isolation on page 531
- report power on page 532
- state retention on page 533
- state retention connect power gating pins on page 534
- state retention define driver on page 535
- state retention define map on page 537
- state retention swap on page 540

Low Power Synthesis

- write forward saif on page 541
- write saif on page 543
- write tcf on page 545

Low Power Synthesis

# clock\_gating

```
clock_gating
    { connect_test | declone| import | insert_in_netlist
    | insert_obs | join | remove | share | split}
```

Manipulates a netlist for clock gating.



The clock\_gating commands only work on a mapped netlist.

#### **Options and Arguments**

| connect_test      | Connects the test input of all clock-gating logic.                                                                                                                            |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| declone           | Merges clock-gating instances driven by the same inputs.                                                                                                                      |
| import            | Processes clock-gating instances that were either manually inserted or inserted by third-party tools to make them recognizable as clock-gating instances by the RC-LP engine. |
| insert_in_netlist | Inserts clock-gating logic on a mapped netlist.                                                                                                                               |
| insert_obs        | Inserts and connects observability logic.                                                                                                                                     |
| join              | Joins multiple-stage clock-gating logic into a single clock-gating instance with a complex enable function.                                                                   |
| remove            | Removes the specified clock-gating logic.                                                                                                                                     |

share Extracts the enable function shared by clock-gating logic and

inserts shared clock-gating logic with the common enable

sub function as the enable signal.

split Splits a single clock-gating instance with a complex enable

function into multiple stages of clock-gating logic.

September 2007 503 Product Version 7.1.2

Low Power Synthesis

#### **Related Information**

Related commands: <u>clock\_gating\_connect\_test\_on\_page\_505</u>

clock gating declone on page 506

clock gating import on page 507

clock gating insert in netlist on page 509

clock gating insert obs on page 510

clock gating join on page 512

clock gating remove on page 514

clock gating share on page 516

clock gating split on page 518

Low Power Synthesis

# clock\_gating connect\_test

```
clock_gating connect_test
```

Globally connects the test input of all clock-gating logic to the test signal specified through the lp\_clock\_gating\_test\_signal attribute and marks this network as ideal. This command applies to the current design or the current hierarchical instance.

If the clock-gating test input is already connected, the command has no effect.

**Note:** This command works only on a netlist whose clock-gating logic was inserted by the RC-LP engine.

## **Example**

The following command connects the test inputs connected to Test1.

```
synthesize
...
set_att lp_clock_gating_test_signal Test1
...
clock_gating connect_test
```

#### Related Information

Clock Gating with DFT in Low Power in Encounter RTL Compiler

Scan Insertion after Clock-Gating Insertion in Low Power in Encounter RTL Compiler

Related command: report clock gating on page 530

Affected by the attribute: <u>Ip clock gating test signal</u>

Low Power Synthesis

## clock\_gating declone

```
clock_gating declone
    [-hierarchical] [-no_clock_tree_traversal]
```

Merges clock-gating instances driven by the same inputs. The RC-LP engine automatically removes any dangling ports.

**Note:** This command works only on a netlist whose clock-gating logic was inserted by the RC-LP engine.

## **Options and Arguments**

-hierarchical Allows traversing the design hierarchy to search for clock-gating

instances that can be merged. As a result, new ports can be

added for the gated-clock signal.

By default, this command only affects instances at the current

level of the hierarchy.

-no\_clock\_tree\_traversal

Prevents traversing through buffers and inverter pairs on the

clock signal.

If you do not set this option, RTL Compiler can remove buffers or inverter pairs on the clock path during optimization unless

the buffers or inverter pairs are marked preserved.

#### **Related Information**

Decloning Clock-Gating Instances in Low Power in Encounter RTL Compiler

Related command: report clock gating on page 530

Affected by this attribute: <u>Ip clock gating max flops</u>

Low Power Synthesis

## clock\_gating import

```
clock_gating import
    [-start_from instance] [-hierarchical]
```

Processes clock-gating instances that were either manually inserted or inserted by third-party tools to make them recognizable as clock-gating instances by the RC-LP engine.

Currently, the RC-LP engine recognizes the following structures as clock-gating instance:

Two-input AND or NAND gates that have a clock signal driving one of the inputs In this case, the other pin is assumed to be the enable pin.

**Note:** If the other pin is part of the test network, the RC-LP engine does not recognize the gate as a clock-gating instance.

Integrated clock-gating cells

Currently, the RC-LP engine does not recognize these structures as clock-gating instances if they were defined in a separate module that is instantiated in the netlist.

The RC-LP engine creates a new hierarchical instance (RC\_CG\_HIER\_INST) for each clock-gating instance it recognizes and adds it to the list of clock-gating instances that the RC-LP engine has created.

## **Options and Arguments**

-hierarchical

Allows traversing the design hierarchy to process clock-gating instances that were not inserted by RTL Compiler.

By default, this command only affects instances at the current level of the design hierarchy.

-start\_from instance

Starts processing clock-gating instances that were not inserted by RTL Compiler from the specified hierarchical instance.

By default, the process starts from the current location in the design hierarchy.

September 2007 507 Product Version 7.1.2

Low Power Synthesis

## **Related Information**

Related command: report clock gating on page 530

Low Power Synthesis

# clock\_gating insert\_in\_netlist

clock\_gating insert\_in\_netlist

Inserts clock-gating logic in a mapped netlist if the D-input of a flip-flop is driven by a two-input MUX and there is a feedback loop from the Q-output to the D-input through one of the data pins of the two-input MUX.

You should only use this command on a netlist that was already mapped (possibly by a third-party tool).

Note: This command allows the flip-flops and MUX logic to be in different hierarchies.

#### **Related Information**

Inserting Clock Gating in a Mapped Netlist in Low Power in Encounter RTL Compiler

Related command: report clock gating on page 530

Low Power Synthesis

# clock\_gating insert\_obs

```
clock_gating insert_obs
    [-hierarchical] [-make_obs_module]
    [-max_cg integer]
    [-ignore_clock_constraint]
    [-exclude instance...]
```

Inserts and connects circuitry to improve the observability of the design after clock-gating logic is inserted. This command applies to the current design or the current hierarchical instance.

Observability logic is inserted based on clock information. The clock information is required because only clock-gating logic driven by the same clock can share an observation flip-flop. The clock information can be derived from clock constraints or from the physical connectivity.

**Note:** This command works only on a netlist whose clock-gating logic was inserted by the RC-LP engine.

## **Options and Arguments**

| -exclude instance        | Prevents insertion of observability logic in the specified hierarchical instances.                                                      |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| -hierarchical            | Allows insertion and connection of observability logic in the current level of the hierarchy and all its children.                      |
|                          | By default, this command only affects the current level of the hierarchy.                                                               |
| -ignore_clock_constraint |                                                                                                                                         |
|                          | Inserts observability logic based on physical connectivity.                                                                             |
|                          | By default, observability logic is inserted based on clock constraints defined with the define_clock command.                           |
| -make_obs_module         | Creates a separate hierarchy (module) for each observation flip-flop and its associated XOR tree.                                       |
| -max_cg integer          | Specifies the maximum number of clock-gating cells that can be observed per observation flip-flop. Specify an integer between 1 and 32. |
|                          | Default: 8                                                                                                                              |

Low Power Synthesis

## **Related Information**

Clock Gating with DFT in Low Power in Encounter RTL Compiler

Other Flows in Low Power in Encounter RTL Compiler

Related commands: <u>define\_clock</u> on page 212

report clock gating on page 530

Low Power Synthesis

# clock\_gating join

```
clock_gating join
    [-hierarchical] [-max_level integer]
    [-multi_fanouts] [-start_from instance]
```

Combines multiple stages of clock-gating logic into a single clock gating instance with a complex enable function.

**Note:** This command works only on a netlist whose clock-gating logic was inserted by the RC-LP engine.

## **Options and Arguments**

| -hierarchical        | Allows joining of clock-gating logic down the hierarchy starting from the current directory.                               |
|----------------------|----------------------------------------------------------------------------------------------------------------------------|
|                      | By default, this command only affects the current level of the hierarchy.                                                  |
| -max_level integer   | Specifies the maximum levels of clock-gating instances that can be combined. If you specify n, n+1 stages can be combined. |
|                      | Default: 1 allowing 2 levels to be combined.                                                                               |
| -multi_fanouts       | Allows joining even if the root stage clock-gating instance is driving multiple clock-gating instances.                    |
| -start_from instance |                                                                                                                            |
|                      |                                                                                                                            |

Joins the clock-gating logic starting from the specified hierarchical instance.

### **Examples**

■ The following command allows joining clock-gating instances across the hierarchy of hierarchical instance i1.

```
clock_gating join -hierarchical -start_from [find / -inst i1]
```

■ The following command allows joining three stages of clock-gating instances across the hierarchy starting from the current directory.

```
clock_gating join -hierarchical -max_level 2
```

Low Power Synthesis

## **Related Information**

Multi-Stage Clock Gating in Low Power in Encounter RTL Compiler

Related command: report clock gating on page 530

Low Power Synthesis

# clock\_gating remove

```
clock_gating remove
    [-hierarchical | -cg_list instance_list]
    [-obs_only] [-no_verbose]
    [-effort {low|high}]
```

Removes clock-gating logic inserted by the RC-LP engine from the current design or the current hierarchical instance.

**Note:** This command works only on a netlist whose clock-gating logic was inserted by the RC-LP engine.

## **Options and Arguments**

-cg\_list instance\_list

Specifies a list of clock-gating instances to be removed. Use a full path name to identify these instances.

**Note:** If you specify a clock-gating instance with an incomplete path, the tool searches for that instance from the root of the design hierarchy and might select multiple instances with the same name from different hierarchies.

-effort {high|low}

Specifies the effort level.

Choosing low effort results in better runtime performance but at the cost of an area increase. In this case, the RC-LP engine reconstructs the original MUX and feedback loop from the flip-flop to the MUX.

For large designs high effort can result in long runtimes, but the feedback logic is optimized.

Default: low

-hierarchical

Removes all clock-gating logic in the hierarchy of the current design or subdesign.

By default, this command only affects the current level of the hierarchy.

-no\_verbose

Suppresses info and warning messages.

-obs\_only

Removes only the observability logic.

Low Power Synthesis

## **Example**

■ The following command removes all clock-gating instances in the hierarchy of subdesign sub1.

```
rc:/designs/alu/subdesigns/sub1> clock_gating remove -hier
```

■ The following command removes the clock-gating instances RC\_CG\_HIER\_INST\_121 and RC\_CG\_HIER\_INST\_122 from the current design hierarchy.

```
rc:/> clock_gating remove -cg_list \
/designs/top/instances_hier/RC_CG_HIER_INST_121 \
/designs/top/instances_hier/RC_CG_HIER_INST_122

Clock-gating instance removed /designs/top/instances_hier/RC_CG_HIER_INST_121
Clock-gating instance removed /designs/top/instances_hier/RC_CG_HIER_INST_122
```

#### **Related Information**

Removing Clock-Gating Instances in Low Power in Encounter RTL Compiler

Related command: report clock gating on page 530

Low Power Synthesis

# clock\_gating share

```
clock_gating share
    [-hierarchical] [-max_level integer]
    [-max_stage {integer|string}]
```

Extracts the enable function shared by clock-gating logic and inserts shared clock-gating logic with the common enable sub function as the enable signal. The resulting netlist has multiple stages of clock-gating logic.

**Note:** This command works only on a netlist whose clock-gating logic was inserted by the RC-LP engine.

## **Options and Arguments**

-hierarchical Inserts shared clock-gating logic down the hierarchy starting

from the design or current hierarchical instance.

By default, this command only affects the current level of the

hierarchy.

-max\_level integer Specifies the maximum levels of logic (buffers and inverters

excluded) to traverse in the enable fanin of clock-gating

instances to extract the common enable function.

Default: 5

-max\_stage {integer|string}

Specifies the maximum number of stages of shared clock-gating logic.

To specify the same maximum number of stages for all clocks, specify an integer.

To specify the maximum number of stages per clock, use a string. The string must have the following format:

```
{{clock integer}{clock integer}...}
```

If this option is not specified, no limit is applied to the number of stages.

Low Power Synthesis

## **Examples**

■ The following command allows sharing clock-gating logic across the hierarchy starting from the current directory and allows traversing two levels of logic to extract the common enable function.

```
clock_gating share -hierarchical -max_level 2
```

■ The following command will insert a maximum of 2 stages of shared clock-gating logic for clock clk1 and a maximum of 3 stages of clock-gating logic for clock clk2.

```
clock_gating share -max_stage { {clk1 2} {clk2 3} }
```

#### **Related Information**

Multi-Stage Clock Gating in Low Power in Encounter RTL Compiler

Related command: report clock gating on page 530

September 2007 517 Product Version 7.1.2

Low Power Synthesis

# clock\_gating split

```
clock_gating split
    [-hierarchical] [-max_level integer]
    [-power_driven] [-start_from instance]
```

Splits a single clock gating instance with a complex enable function into multiple stages of clock-gating logic.

**Note:** This command works only on a netlist whose clock-gating logic was inserted by the RC-LP engine.

## **Options and Arguments**

| -hierarchical        | Allows splitting of clock-gating logic down the hierarchy starting from the current directory.            |  |
|----------------------|-----------------------------------------------------------------------------------------------------------|--|
|                      | By default, this command only affects the current level of the hierarchy.                                 |  |
| -max_level integer   | Specifies how many times a complex enable function can be split.                                          |  |
|                      | Default: 1 allowing the complex enable function to be split into two stages.                              |  |
| -power_driven        | Forces to use the signal with smallest toggle rate as the root-level enable.                              |  |
|                      | By default, the RC-LP engine considers timing first and uses<br>the late signal as the root-level enable. |  |
| -start_from instance |                                                                                                           |  |

## **Examples**

■ The following command allows splitting clock-gating instances across the hierarchy of hierarchical instance i1.

Splits the clock-gating logic starting from the specified

```
clock_gating split -hierarchical -start_from [find / -inst i1]
```

hierarchical instance.

Low Power Synthesis

■ The following command allows splitting a single clock-gating instance with a complex enable function into three stages of clock-gating instances across the hierarchy starting from the current directory.

clock\_gating split -hierarchical -max\_level 2

#### **Related Information**

Multi-Stage Clock Gating in Low Power in Encounter RTL Compiler

Related command: report clock gating on page 530

Low Power Synthesis

## read\_saif

```
read_saif [-scale scale_factor]
     [-update [-weight weight_factor]]
     [-verbose] [-instance instance] file
```

Reads switching activity information in Synopsys switching activity interchange format (SAIF) and converts it internally to the Toggle Count Format (TCF) for power estimation.

The read\_saif command can read files that have been compressed with gzip (.gz extension). The .gz file is unzipped while the file is read in.

### **Options and Arguments**

file

Specifies the name of the SAIF file. The file can have any name, suffix, or length.

-instance instance

Reads in the switching activities for the specified instance.

The instance name can refer to an instance in the design loaded in RC, or can refer to an instance name in the SAIF file.

If the instance name refers to an instance in RTL Compiler, the RC-LP engine asserts switching activities on that instance in the loaded design.

In this case, the SAIF file is incomplete and contains only switching activities for the specified instance.

If the instance name refers to an instance in the SAIF file, the RC-LP engine asserts switching activities on the design loaded in RTL Compiler.

In this case, a *partial* design is loaded in RTL Compiler. However, the SAIF file contains switching activities for the full design. This SAIF file must be in hierarchical SAIF format.

**Note:** The name of the instance in the SAIF file does not need to match the name of the design.

-scale scale\_factor

Scales the toggle counts in the SAIF file by dividing them by the specified factor. Use a positive (non-zero) floating number.

Default: 1.0

Low Power Synthesis

-update Indicates that you are updating the probability values and toggle

counts.

-verbose Prints a message for each net that is asserted.

*Default*: Silent mode. Prints the percent completion messages.

-weight weight\_factor

Specifies the relative weight of the probability values and toggle rates in the new SAIF file with respect to the probability values and toggle rates currently stored in the design. Use a positive floating number. This option is only valid with the -update

option.

Default: 1.0

## **Example**

The following example reads in a gzipped SAIF file.

read\_saif top.saif.gz

#### **Related Information**

Providing Switching Activity Information in Low Power in Encounter RTL Compiler.

Affects this command: report power on page 532

Sets these attributes: <u>lp\_asserted\_probability</u>

Ip asserted toggle rate

Related attributes: <u>lp probability type</u>

lp toggle rate type

Low Power Synthesis

## read\_tcf

```
read_tcf [-scale scale_factor]
    [-update [-weight weight_factor]]
    [-verbose] [-instance instance]
    [-ignorecase] file
```

Reads or updates probability values and toggle counts of the pins and nets in the specified Toggle Count Format (TCF) file and stores the assertions as net attributes, so they can be used for power estimation and optimization.

The read\_tcf command can read files that have been compressed with gzip (.gz extension). The .gz file is unzipped while the file is read in.

**Note:** If you read in subsequent TCF files without the <code>-update</code> option, only the probability values and toggle counts of the pins and nets in the current TCF file are overwritten. The other net values remain unchanged.

The following applies when *updating* the probability values and toggle counts:

- If the probability values and toggle rates were not previously user asserted, the updated probability and toggle rates are determined by the values specified in the TCF file.
- If the probability and toggle rates were previously user asserted, the new probability and toggle rates are calculated as follows:

```
prob_new = (prob_old + w * prob_spec)/(1+w)
tr_new = (tr_old + w * tc_spec/duration_new)/(1+w)
```

where  $prob_old$  and  $tr_old$  are the stored values, and  $prob_spec$ ,  $tc_spec$ , and  $duration_new$  are the probably, toggle count, and duration values specified in the new TCF file.

## **Options and Arguments**

file Specifies the name of the TCF file. The file can have any name,

suffix, or length.

-ignorecase Ignores the case of net and pin names in the TCF file when

searching for the matching net or pin in the design.

By default, case is taken into account.

**Note:** Using this option might result in increased run time.

Low Power Synthesis

#### -instance instance

Reads in the switching activities for the specified instance.

The instance name can refer to an instance in the design loaded in RC, or can refer to an instance name in the TCF file.

If the instance name refers to an instance in RTL Compiler, the RC-LP engine asserts switching activities on that instance in the loaded design.

In this case, the TCF file is incomplete and contains only switching activities for the specified instance.

■ If the instance name refers to an instance in the TCF file, the RC-LP engine asserts switching activities on the design loaded in RTL Compiler.

In this case, a *partial* design is loaded in RTL Compiler. However, the TCF file contains switching activities for the full design. This TCF file must be in hierarchical TCF format.

**Note:** The name of the instance in the TCF file does not need to match the name of the design.

-scale scale\_factor

Scales the toggle counts in the TCF file by dividing them by the specified factor. Use a positive (non-zero) floating number.

Default: 1.0

-update

Indicates that you are updating the probability values and toggle counts.

-verbose

Prints a message for each net that is asserted.

*Default*: Silent mode. Prints the percent completion messages.

-weight weight\_factor

Specifies the relative weight of the probability values and toggle rates in the new TCF file with respect to the probability values and toggle rates currently stored in the design. Use a positive floating number. This option is only valid with the <code>-update</code> option.

Default: 1.0

Low Power Synthesis

## **Examples**

■ Consider the following TCF file (example1.tcf):

```
tcffile () {
   tcfversion
   duration
                 :
                          "1.500000e+05";
                           "ns";
   unit
   instance () {
     pin () {
          "i_12/Z"
                                    "0.566 747";
          "n_n1/B" : 'hier1/i_0/Z" :
                                   "0.516 475";
                                   "0.5 500";
          "hier1/n_n0/Z" :
                                   "0.5 500";
          "hier1/n_n0/A" :
"hier1/i_0/A" :
                                   "0.5 500";
                                   "0.5 500";
          "hier1/i_0/B" :
"n n1/A" :
                                   "0.5 500";
          "n_n1/A"
                                   "0.61 516";
```

To read this TCF file (example1.tcf), use the following command:

```
rc:/> read_tcf example1.tcf
```

■ In the following TCF file (example2.tcf), the only difference with the previous TCF file is that the duration in example2.tcf is half of the duration in example1.tcf.

```
tcffile () {
                            "1.0";
   tcfversion
   duration :
                            "0.75000e+05";
   unit
                            "ns";
   instance () {
     pin ()
           "i 12/z"
                                      "0.566 747";
           "n_n1/B"
                            :
                                      "0.516 475";
           "hier1/i_0/Z" :
                                      "0.5 500";
          "hier1/n_n0/Z" :
"hier1/n_n0/A" :
"hier1/i_0/A" :
"hier1/i_0/B" :
"n_n1/A" :
                                    "0.5 500";
                                    "0.5 500";
                                     "0.5 500";
                                     "0.5 500";
                                      "0.61 516";
```

To make the toggle rates on all pins the same as in the previous example, use the following command:

```
rc:/> read_tcf -scale 2.0 example2.tcf
```

Low Power Synthesis

Consider the following TCF file (example1.tcf):

```
tcffile () {
  tcfversion
                       "1.0";
                       "1.000000e+05";
  duration
                       "ns";
  instance () {
    pin () {
         "i_0/A"
                      :
                               "0.5 500";
                       :
                              "0.6 600";
        "i_0/B"
                      :
                               "0.7 700";
         "i 0/Z"
    }
 }
```

Assume you read this TCF file with the following command:

```
rc:> read_tcf example1.tcf
```

Now consider the following TCF file (example2.tcf):

```
tcffile () {
  tcfversion
                      "1.0";
  duration : unit :
                      "1.500000e+05";
                      "ns";
  instance () {
    pin () {
       "i_0/A"
                    :
                             "0.5 600";
                    :
       "i_0/B"
                              "0.6 750";
       "i_0/Z"
                             "0.7 900";
}
```

Assume you read this TCF file with the following command:

```
rc:> read_tcf -update -weight 0.5 example2.tcf
```

You would get the same result by:

a. Creating the following TCF file (example3.tcf)

```
tcffile () {
  tcfversion : "1.0";
  duration : "1.500000e+05";
  unit : "ns";
  instance () {
    pin () {
        "i_0/A" : "0.5 700";
        "i_0/B" : "0.6 850";
        "i_0/Z" : "0.7 1000";
    }
}
```

**b.** Reading the example3.tcf file using the following command:

```
read_tcf example3.tcf
```

Low Power Synthesis

#### **Related Information**

Reading Switching Activity Information from a TCF File in Low Power in Encounter RTL Compiler

<u>Checking System Messages when Reading Switching Activities in Low Power in Encounter RTL Compiler</u>

TCF Syntax in Toggle Count Format Reference.

Affects this command: report power on page 532

Sets these attributes: <u>lp\_asserted\_probability</u>

Ip asserted toggle rate

Related attributes: <u>lp\_probability\_type</u>

lp toggle rate type

Low Power Synthesis

## read\_vcd

```
read_vcd
    [-static
    | -activity_profile [-time_window time]
        [-simvision] [-write_sst2 file] ]
    [-start_time start_monitoring_time]
    [-end_time end_monitoring_time]
    [-module {design|subdesign}] [-vcd_module module]
    vcd_file
```

Reads a Value Change Dump (VCD) file for power analysis. You can

- Perform static power analysis
- Build an activity profile

**Note:** If no options are specified, static power anlaysis is performed by default.

The read\_vcd command can read files that have been compressed with gzip (.gz extension). The .gz file is unzipped while the file is read in.

### **Options and Arguments**

-activity\_profile Builds a profile of the activities for the set scope.

By default, profiling is done for the whole design. You can limit the scope to a portion of the design by setting the lp\_dynamic\_analysis\_scope attribute to true on those instances for which you want to build the profile.

The RC-LP engine captures the toggle count of objects within a given time window. The object can be a net, pin or a hierarchical instance. For a hierarchical instance, the activity will be the sum of the activities of the objects in that instance.

**Note:** By default, the read\_vcd command performs static power analysis if neither the -static or -activity\_profile option was specified.

```
-end_time end_monitoring_time
```

Specifies the time you want to end monitoring the switching activities or events. Specify a value larger than zero in picoseconds.

By default, the activities or events are monitored till the end (last timestamp of the VCD file).

Low Power Synthesis

-module {design | subdesign}

Specifies the name of the design or subdesign in the RTL Compiler hierarchy to which the parsed VCD hierarchy (specified through the -vcd module option) corresponds.

For example, if a *partial* design is loaded in RTL Compiler but you have a VCD file that contains switching activities for the full design, the top design in RTL Compiler will correspond to an instance in the VCD hierarchy.

You can also have a full design loaded in RTL Compiler, but only have a partial VCD. In that case you need to specify the name of the subdesign in the RTL Compiler hierarchy to which the VCD file applies.

By default, the VCD file applies to the top design in the RTL Compiler hierarchy. If multiple top designs exists, you must specify the name of the top design.

-simvision

Invokes SimVision to display the activity profile.

**Note:** To use this option you need to have SimVision installed and your operating system PATH environment variable must include the path to SimVision.

-start\_time start\_monitoring\_time

Specifies the time you want to start monitoring the switching activities or events. Specify a value larger than zero in picoseconds.

By default, the first timestamp in the VCD file is considered as the start time to monitor.

-static

Calculates the switching activities of each of the nets and pins from the time you want to start monitoring the switching activities to the time you want to stop monitoring, and then stores the information as assertions on the nets and pins.

By default, the read\_vcd command performs static power analysis if neither the -static or -activity\_profile or option was specified.

September 2007 528 Product Version 7.1.2

Low Power Synthesis

-time\_window window

Specifies the time increment, in picoseconds, in which you want the RC-LP engine to divide the period during which the events are monitored. The specified time window must be larger than zero.

By default, the time window is calculated based on the setting of the lp\_power\_analysis\_effort root attribute and the values of the -start\_time and -end\_time options.

vcd\_file

Specifies the name of the value change dump (VCD) file.

-vcd\_module module

Starts parsing the VCD hierarchy from the specified module. You can specify to start parsing from the top or from a particular module in the VCD hierarchy.

Default: first scope encountered is used as the top scope

-write\_sst2 file

Specifies the prefix of the SST2 database files to generate to view the data in other waveform viewers.

#### **Examples**

■ The following command reads my\_vcd.vcd, generates an activity profile from 10 to 100 ps based on a time window of 10ps, and invokes SimVision to display the activity profile.

```
read_vcd -vcd_module mid2 -activity_profile -start_time 10 -end_time 100 \ -time_window 10 -simvision my_vcd.vcd
```

#### Related Information

Reading Switching Activity Information from a VCD File in Low Power in Encounter RTL Compiler

Affects this command: report power on page 532

Related attributes: <u>Ip dynamic analysis scope</u>

lp power analysis effort

Low Power Synthesis

# report clock\_gating

Refer to report clock gating in Chapter 8, "Analysis and Report."

Low Power Synthesis

# report operand\_isolation

Refer to report operand isolation in Chapter 8, "Analysis and Report."

Low Power Synthesis

# report power

Refer to report power in Chapter 8, "Analysis and Report."

Low Power Synthesis

## state\_retention

Defines the aspects of mapping to state retention cells.

### **Options and Arguments**

connect\_power\_gating\_pins

Connects the power gating pins in a mapped netlist.

define\_driver Appends or replaces the lp\_srpg\_pg\_driver attribute of the

specified sequential instances.

define\_map Defines the mapping to state retention cells of the specified

sequential elements.

swap Replaces sequential cells with their equivalent state retention

power gating cells in a mapped netlist.

### **Related Information**

Related commands: state retention connect power gating pins on

page 534

state retention define driver on page 535

state retention define map on page 537

state retention swap on page 540

Low Power Synthesis

## state retention connect power gating pins

state\_retention connect\_power\_gating\_pins

Connects the power gating pins according to the driver specifications.

Use this command if you

- Replaced the sequential cells with state-retention cells after mapping and did not specify to hook up the power gating pins at that time (used state\_retention swap command without the -connect\_power\_gating\_pins option).
- Specified the driver specifications (state\_retention define\_driver commands) after mapping (although the mapping instructions were given before mapping)

#### **Related Information**

<u>State-Retention Cell Replacement when Starting with Mapped Netlist</u> in *Low Power in Encounter RTL Compiler* 

Affected by these commands: <u>state\_retention\_define\_driver</u> on page 535

Related attributes: <u>power gating pin class</u>

power gating pin phase

Low Power Synthesis

## state\_retention define\_driver

```
state_retention define_driver
    [-replace] [-hierarchical]
    [-pin_class string]
    [-driver {pin|port}] [-create_port]
    [-driver_polarity {active_low|active_high}]
    [-instances instance_list]
    [-power_domain power_domain]
```

Appends or replaces the <code>lp\_srpg\_pg\_driver</code> attribute of the specified sequential instances. The appended or replaced value is a Tcl list and is determined by the value of the other arguments.

### **Options and Arguments**

-create\_port

Creates a port with the name of the driver specified with the -driver option, if the driver does not exist.

Creates a top-level port with prefix RC\_SRPG\_DRIVER\_PORT, if the command is specified without the -driver option.

-driver {pin|port}

Specifies the driver of the power gating pins identified through the -pin\_class option.

You can specify any pin or port. If the specified pin or port does not exist, and you did not specify the -create\_port option, the RC-LP engine will issue an error message.

If you omit this option, the RC-LP engine creates a top-level port with prefix RC\_SRPG\_DRIVER\_PORT.

-driver\_polarity {active\_low|active\_high}

Specifies the active value (polarity) of the driver specified through the -driver option.

*Default*: active\_high

-instances instance\_list

Specifies the sequential instances to be annotated. You can specify leaf and hierarchical instances. If you specify a hierarchical instance, the command annotates the leaf sequential instances in the hierarchical instance.

September 2007 535 Product Version 7.1.2

Low Power Synthesis

If you omit this option, the command annotates all sequential elements at the current level of the hierarchy. If you specify the -hierarchical option, the command also traverses all

hierarchical instances at this level of the hierarchy.

-hierarchical Allows traversing the design hierarchy to annotate sequential

instances in the hierarchy.

By default, this command only affects sequential instances at

the current level of the hierarchy.

-pin\_class string Specifies the class of the power gating pin to be used.

Default: power\_pin\_1

-power\_domain power\_domain

Limits the setting of lp\_srpg\_pg\_driver attribute to those sequential instances that belong to the specified power domain.

This option has a hierarchical effect.

-replace Replaces the existing lp\_srpg\_pg\_driver attribute values

with the new information.

By default, the new information specified through this command

is appended to the existing attribute value.

#### Example

The following example appends to the <code>lp\_srpg\_pg\_driver</code> attribute of all instances in design <code>top</code>:

rc:/designs/top> state\_retention define\_driver -hierarchical

The appended value will be:

{power\_pin\_1 RC\_SRPG\_DRIVER\_PORT active\_high}

#### Related Information

State Retention Power Gating Logic in Low Power in Encounter RTL Compiler

Sets this attribute: <u>Ip srpg pg driver</u>

Related attributes: <u>power gating pin class</u>

power gating pin phase

Low Power Synthesis

# state\_retention define\_map

```
state_retention define_map
    [-hierarchical]
    [-cell cell]
    [-cell_type string]
    [-hdl_proc_name string]
    [-instances instance_list]
    [-power_domain power_domain]
```

Defines how the specified sequential elements must be mapped to state retention (or power gating) cells.

**Note:** If no options are specified, the RC-LP engine sets the lp\_map\_to\_srpg\_cells attribute to true on all sequential instances at the current level of the hierarchy.

## **Options and Arguments**

-cell cell

Specifies the library cell to which you want the sequential elements to be mapped.

If you specify this option with the <code>-instances</code> option, the RC-LP engine sets the <code>lp\_map\_to\_srpg\_cells</code> attribute to the specified library cell for these instances only. If you omit the <code>-instances</code> option, the RC-LP engine sets the <code>lp\_map\_to\_srpg\_cells</code> attribute to the specified library cell on all sequential instances at the current level of the hierarchy.

-cell\_type string

Specifies a string that must correspond to the value of a power\_gating\_cell\_type libcell attribute. This string is used to select the appropriate state retention cell for mapping.

This option sets (or overwrites) the value of the lp\_map\_to\_srpg\_type instance attribute for the specified instances.

If this option is not specified, the command first checks the current value of the <code>lp\_map\_to\_srpg\_type</code> instance attribute. If this attribute is not set, it checks the value of <code>lp\_map\_to\_srpg\_cells</code> instance attribute. If none of these attributes are set, the best candidate will be used during mapping.

September 2007 537 Product Version 7.1.2

Low Power Synthesis

-hdl\_proc\_name string

Limits the instances to be considered for the mapping definition to those sequential instances whose hdl\_proc\_name attribute value corresponds to string.

This option acts as a filter for the instances specified with the -instances option.

-instances instance\_list

Specifies that the mapping definition applies to the specified sequential instances. You can specify leaf and hierarchical instances. If you specify a hierarchical instance, the command defines the mapping for the leaf sequential instances in the hierarchical instance.

If you omit this option, the command defines the mapping for all sequential elements at the current level of the hierarchy. If you specify the -hierarchical option, the command also traverses all hierarchical instances at this level of the hierarchy.

-hierarchical

Allows traversing the design hierarchy to define mapping for sequential instances in the hierarchy to state retention cells.

By default, this command only affects sequential instances at the current level of the hierarchy.

-power\_domain power\_domain

Limits the instances to be considered for the mapping definition to those sequential instances that belong to the specified power domain.

#### Example

The following example defines the mapping for all sequential cells in the design whose hdl\_proc\_name attribute is set to myflops. The lp\_map\_to\_srpg\_type attribute of the selected instances will be set to DRFF.

rc:/> state retention define map -cell type DRFF -hdl proc name myflops -hier

Low Power Synthesis

#### **Related Information**

State Retention Power Gating Logic in Low Power in Encounter RTL Compiler

lp map to srpg cells

Affected by these attributes: <a href="https://hdl.enable.proc.name">hdl.enable.proc.name</a>

hdl\_proc\_name

Low Power Synthesis

## state\_retention swap

```
state_retention swap
    [-hierarchical]
    [-start_from instance]
    [-connect_power_gating_pins]
```

Replaces sequential cells with their equivalent state retention power gating cells in a mapped netlist.

## **Options and Arguments**

-connect\_power\_gating\_pins

Hooks up the power gating pins with their drivers.

The drivers are specified through the lp\_srpg\_pg\_driver

instance attribute.

-hierarchical Allows traversing the design hierarchy to map.

By default, this command only affects instances at the current

level of the design hierarchy.

-start from instance

Starts replacing sequential cells from the specified hierarchical

instance.

By default, the process starts from the current location in the

design hierarchy.

#### **Related Information**

<u>State-Retention Cell Replacement when Starting with Mapped Netlist</u> in *Low Power in Encounter RTL Compiler* 

Affected by these commands: <u>state\_retention\_define\_driver</u> on page 535

state retention define map on page 537

Affected by these attributes: <a href="https://hdl.enable.proc.name">hdl.enable.proc.name</a>

hdl\_proc\_name

Ip map to srpg type

Low Power Synthesis

#### write\_forward\_saif

```
write_forward_saif
    [-library library_path...|-library_domain library_domain]
    [ > file ]
```

Prints the library forward SAIF file. This file contains the state-dependent and path-dependent (SDPD) directives needed to generate backward SAIF files during simulation.

**Note:** You do not need to have any designs loaded to write out a forward SAIF file. You only need to have the libraries loaded.

### **Options and Arguments**

file

Specifies the file to which to write the library forward SAIF information.

If not specified, the information is written to the screen.

-library library\_path...

Specifies the paths to the libraries for which to generate the forward SAIF information.

If not specified, the information is generated for all libraries that are loaded.

-library\_domain library\_domain

Specifies the path to the library domain containing the libraries for which to generate the forward SAIF information.

If not specified, the information is generated for all libraries in all library domains.

**Note:** This option only applies if you created library domains using the <u>create library domain</u> command.

#### **Examples**

■ The following example redirects the forward SAIF information for the cg library to the my.saif file:

```
write_forward_saif -library /libraries/cg > my.saif
```

■ The following example redirects the forward SAIF information for the libraries in library domain d1 to the screen:

```
write_forward_saif -library_domain /libraries/library_domains/d1
```

Low Power Synthesis

## **Related Information**

Related commands: <u>create\_library\_domain</u> on page 94

read\_saif on page 520

Low Power Synthesis

## write\_saif

Writes a hierarchical SAIF file containing the user-asserted or computed (if requested) probability and toggle count of the pins in the design.

By default, the RC-LP engine writes out the user-asserted switching activities of all leaf instance output pins and primary inputs ports.

The write\_saif command writes out a compressed SAIF file if you add the .gz extension to the file name, but is not removed from the directory.

#### **Options and Arguments**

| -boundary_only | Writes out the switching a | activities of the                 | primary inputs p | oorts |
|----------------|----------------------------|-----------------------------------|------------------|-------|
|                | TTTTOO GOT THE GITTE       | X 0 (1 ) (1 ) (1 ) (1 ) (1 ) (1 ) | p,pato p         |       |

and the leaf sequential instance output pins.

-computed Adds the computed probability and toggle count of the pins and

nets to the SAIF file. By default only the asserted values are

written out.

-duration simulation\_period

Multiplies the toggle rate, so that the final toggle count is an integer. For example, if the toggle rate is 3e-3/ns and the simulation period is 1e5 ns, the printed toggle count will be 300.

Default: 1e+9 ns

file Specifies the name of the file to which to write the probability

values and toggle count values.

-include\_hier\_ports

Includes the (computed) switching activities for the hierarchical

output ports.

#### **Examples**

■ The following example writes out a SAIF file with the user-asserted switching activities.

```
write_saif > my.saif
```

**Note:** If you did not read in a TCF or SAIF file, and you did not set toggle rate or probability values on any nets, this SAIF file will not contain any switching activities because you did not request to write out the computed values.

September 2007 543 Product Version 7.1.2

Low Power Synthesis

## **Related Information**

Affected by these attributes: <u>lp asserted probability</u>

lp asserted toggle rate

Low Power Synthesis

## write\_tcf

Writes a TCF file containing the user-asserted or computed (if requested) probability and toggle count of the pins in the design.

By default, the RC-LP engine writes out the user-asserted switching activities of all leaf instance output pins and primary inputs ports.

The write\_tcf command writes out a compressed TCF file if you add the .gz extension to the file name.

#### **Options and Arguments**

-boundary\_only Writes out the switching activities of the primary inputs ports

and the leaf sequential instance output pins.

-computed Adds the computed probability and toggle count of the pins and

nets to the TCF file. By default only the asserted values are

written out.

-duration simulation\_period

Multiplies the toggle rate, so that the final toggle count is an integer. For example, if the toggle rate is 3e-3/ns and the simulation period is 1e5 ns, the printed toggle count will be 300.

Default: 1e+9 ns

file Specifies the name of the file to which to write the probability

values and toggle count values.

-hierarchy Writes out a TCF file in hierarchical format.

By default, the RC-LP engine writes out a flat TCF file.

-include\_hier\_ports

Includes the (computed) switching activities for the hierarchical

output ports.

#### **Examples**

The following example writes out a flat TCF file with the user-asserted switching activities.

write\_tcf > my.tcf

Low Power Synthesis

**Note:** If you did not read in a TCF or SAIF file, and you did not set toggle rate or probability values on any nets, this TCF file will not contain any switching activities because you did not request to write out the computed values.

#### **Related Information**

TCF Syntax in Toggle Count Format Reference

Related command: <u>read\_tcf</u> on page 522

Affected by these attributes: <u>lp asserted probability</u>

lp asserted toggle rate

# **Design Manipulation**

- <u>change link</u> on page 549
- <u>change names</u> on page 550
- clock gating on page 556
- edit netlist on page 557
- edit netlist bitblast all ports on page 559
- edit netlist connect on page 560
- edit netlist dedicate subdesign on page 562
- edit netlist disconnect on page 563
- edit netlist group on page 564
- edit\_netlist new\_design on page 565
- edit netlist new instance on page 566
- edit netlist new port bus on page 568
- edit\_netlist new\_primitive on page 569
- edit netlist new subport bus
- edit netlist ungroup on page 572
- edit netlist uniquify on page 573
- insert tiehilo cells on page 574
- <u>mv</u> on page 577
- remove assigns on page 579
- reset design on page 581
- <u>rm</u> on page 582

Design Manipulation

■ ungroup on page 584

**Design Manipulation** 

## change\_link

```
change_link -instance instance
    [-design_name {instance | subdesign | design}]
    [-libcell libcell] [-pin_map string] [-lenient]
```

Changes the reference of a hierarchical instance to the specified subdesign or design. The command also supports libcell to libcell reference changes as well as a hierarchical instance to libcell changes.

**Note:** You must load the load\_etc.tcl file to access this command.

#### **Options and Arguments**

| -design_name {instance   subdesign   design} |                                                                                                |  |
|----------------------------------------------|------------------------------------------------------------------------------------------------|--|
|                                              | Specifies the design, subdesign, or hierarchical instance to which the link has to be changed. |  |
| -instance instance                           | Specifies the instance whose reference has to be changed.                                      |  |
| -lenient                                     | Leaves the pins floating if a pin map is not found.                                            |  |
| -libcell libcell                             | Specifies the library cell to which the instance link has to be changed.                       |  |
| -pin_map string                              | Specifies, as a Tcl list of lists, the required pin mapping for swapping.                      |  |

#### **Example**

■ The following example changes the reference of the hierarchical instance add\_0 to the design add:

```
rc:/> change_link -design_name add \
    -instance /designs/test/instances_hier/add_0

CHLNK INFO : Changing link of instance /designs/test/instances_hier/add_0 to design /designs/add

Warning : Uniquifying instance /designs/test/instances_hier/add_0. New subdesign is add_1
```

**Design Manipulation** 

### change\_names

Changes names of nets, busses, instances, designs, subdesigns, ports, port buses, and subport buses. You must specify one of these objects. By default, all changes are global: changes are made to all directories. There is no restriction on the length of the name.

#### **Options and Arguments**

-allowed string

Specifies the characters that are allowed in names. Any characters that are not in the allowed list will be ignored in the resulting names. The minimum specification is 10 characters. To allow all the letters from a to z in capital and lower case letters, you must specify all of them. That is, you cannot use a dash ("-") to indicate inclusion.

-case\_insensitive Does not take case sensitivity into account.

-design Changes the names of design objects.

-first\_restricted string

Specifies the characters that cannot be used as first character

in a name.

-force Forces the name change even if the object name is preserved.

-instance Changes the names of instance objects.

-last restricted string

Specifies the characters that cannot be used as last character

in a name.

-local Restricts the changes to the current directory.

Default: global changes

**Design Manipulation** 

-log\_changes string

Specifies a change\_names logfile that shows which names were changed and the result of those changes.

-lowertoupper

Changes the names of all objects from lowercase to uppercase.

-map {{ "from" "to"}...}

Maps the specified from character to the specified to character.

Enclose each character in double quotes and separate the characters with a space. Enclose each set in braces. If you specify several sets, separate them with spaces and enclose the list of all sets with braces.

-max\_length integer Limits the length of the changed name to the specified number. If the resulting names are longer than the specified integer, the last letters will be truncated.

-net

Changes the names of net objects.

-port bus

Changes the names of the top-level port bus objects.

**Note:** You cannot change the left bracket, "[", and the right bracket, "]", because they are a part of the bus name when referencing individual bits of the bus.

-prefix string

Adds a prefix to the names of the objects to be changed.

-replace\_char string

Specifies the replacement character.

Default:

-reserved\_words string

Specifies words to be avoided, such as "begin end".

-restricted string

Specifies the characters that cannot be used in a name. These characters are replaced with the replace\_char character.

-subdesign

Changes the names of subdesign (object).

**Design Manipulation** 

-subport\_bus

Changes the names of subport bus objects.

Note: You cannot change the left bracket, "[", and the right bracket, "]", because they are a part of the bus name when referencing individual bits of the bus.

-suffix

Adds a suffix to the names of the objects to be changed.

Changes the names of all objects from uppercase to lowercase.

-verilog Replaces Verilog reserved words.

Replaces VHDL reserved words as well as strings that start with a digit, an underscore, continuous (two or more) underscores, and end with an underscore. You do not need to specify the -case\_insensitive, -instance, or -subdesign option if you specify the -vhdl option.

**Design Manipulation** 

#### **Examples**

■ The following example adds a suffix \_t to the design object names:

```
rc:/>change_names -design -suffix _t
```

All design objects will now have the \_t suffix:

```
module top_newName (
    mid m1_t (....)
    mid1 m2_t (....)
    mid3 m3_t (....)
    INVXL g5_t
endmodule
module mid (...)
    out_reg_7_t (....)
endmodule
```

■ The following example replaces all lowercase "n" with uppercase "N", and all underscores "\_" with hyphens "-" in all instance names.

```
rc:/> change_names -instance -map {{ "n" "N"} { "_" "-"}}
```

■ The following example replaces all lowercase "a" with uppercase "A" on all subdesigns and subports.

```
rc:/> change_names -map {{ "a" "A"}} -subdesign -port_bus
```

■ The following example replaces "@" with "at" in all object names.

```
rc:/> change_names -restricted "@" -replace_char "at"
```

The following example specifies the maximum length of all subdesign names to be 12 characters. This command should be issued after elaboration or before writing out the netlist.

```
rc:/> change_names -max_length 12 -subdesign
```

■ The following example ignores case sensitivity. Because the design contains nets n\_73 and N\_73, RTL Compiler renames one of the nets to avoid a naming conflict.

The following example illustrates that you cannot change the brackets ("[" and "]") when they are a part of the bus name referencing individual bits of the bus:

```
rc:/designs/test/ports_in> ls
./ SI2 clk1 in1[0] in2[0] in2[3] in3[2] in3[5]
```

**Design Manipulation** 

```
rc:/designs/test/ports_in> change_names -port_bus -map {{"[" "("} {"]" \
")"}}
rc:/designs/test/ports_in> ls
./ SI2 clk1 in1[0] in2[0] in2[3] in3[2] in3[5]
```

■ The following example changes the brackets ("[" and "]") in the instance name to "x"s:

```
rc:/> change_names -instance -restricted {\[ \]} -replace_char "x"
```

■ The following example allows all capital and lower case letters, numbers, underscores, backslashes, and brackets:

```
rc:/> change_names -allowed \
ABCDEFGHIJKLMNOPQRSTUVWXYZabcdefghijklmnopqrstuvwxyz0123456789_\[\]
```

**Note:** You cannot use the dash "-" to indicate inclusion. That is, the following example is not allowed:

```
rc:/> change_names -allowed a-zA-Z0-9_[]
```

■ The following example creates a separate change\_names log file, danni.log, that reflects the subdesign name change:

```
rc:/> change_names -map {{ "SUB" "HERO_SUB"}} -subdesign -log_changes danni.log
```

■ The following example shows a part of a netlist that includes VHDL reserved words:

```
generate u1(.A (eg1[0]), .B (B[0]), .Y (Y[0]));
open u2(.A (eg1[1]), .B (B[1]), .Y (Y[1]));
endmodule u3(.A (eg1[2]), .B (B[2]), .Y (Y[2]));
```

To change, or eliminate, the names of the VHDL reserved words, use the -vhdl option.

```
rc:/> change_names -vhdl
```

Now the netlist does not contain any VHDL keywords:

```
generate_cn u1(.A (eg1[0] ), .B (B[0]), .Y (Y[0]));
open_cn u2(.A (eg1[1] ), .B (B[1]), .Y (Y[1]));
endmodule u3(.A (eg1[2] ), .B (B[2]), .Y (Y[2]));
```

The following example changes all the object names from lowercase to uppercase:

```
rc:/> ls /designs/areid/ports_in
      in1[0]
                in1[1]
./
                          in1[2]
                                    in1[3]
                                               in2[0]
                                                         in2[1]
                                                                   in2[2]
rc:/> change_names -lowertoupper
Setting in1[3] --> IN1[3]
Setting in1[2] --> IN1[2]
Setting in1[1] --> IN1[1]
rc:/> ls /designs/AREID/ports_in
      IN1[0]
                IN1[1]
                          IN1[2]
                                    IN1[3]
                                              IN2[0]
                                                         IN2[1]
```

**Design Manipulation** 

Notice how the lowercase design name change to uppercase as well. The -uppertolower option works similarly, except that it changes all uppercase letters to lowercase.

**Design Manipulation** 

## clock\_gating

Refer to <a href="clock gating">clock gating</a> in <a href="Chapter 10">Chapter 10</a>, "Low Power Synthesis."

**Design Manipulation** 

## edit\_netlist

Edits a gate-level design.

#### **Options and Arguments**

bitblast\_all\_ports Bitblasts all ports of a design or subdesign

connect Connects a pin, port or subport to another pin, port or subport.

dedicate\_subdesign Replaces a subdesign of instances with a dedicated copy.

disconnect Disconnects a pin, port or subport.

group Builds a level of hierarchy around instances.

new\_primitive Creates a new unmapped primitive instance.

ungroup Flattens a level of hierarchy

uniquify Eliminates sharing of subdesigns between instances

#### **Related Information**

Related commands: <u>edit\_netlist\_bitblast\_all\_ports</u> on page 559

edit netlist connect on page 560

edit netlist dedicate subdesign on page 562

edit netlist disconnect on page 563

edit netlist new design on page 565

**Design Manipulation** 

edit netlist new instance on page 566

edit netlist new port bus on page 568

edit netlist new primitive on page 569

edit netlist new subport bus on page 571

edit netlist uniquify on page 573

edit netlist group on page 564

edit netlist ungroup on page 572

Affected by this attribute:

ui\_respects\_preserve

**Design Manipulation** 

## edit\_netlist bitblast\_all\_ports

```
edit_netlist bitblast_all_ports {design|subdesign...}
```

Bitblasts all ports of the specified design or subdesign. This command is available after elaboration. The name of the bitblasted ports will follow the nomenclature specified by the bit\_blasted\_port\_style attribute. The default style is:

%s\_%d

#### **Options and Arguments**

```
{design|subdesign}
```

Specifies the design or subdesign in which the ports should be bitblasted.

#### **Example**

In the following example, the Verilog design top has a four-bit input port named AI:

```
AI[0:3]
```

The edit\_netlist bitblast\_all\_ports command is issued on the design top, bitblasting the AI port:

```
rc:/> synthesize
...
rc:/> edit_netlist bitblast_all_ports top
rc:/> ls /designs/top/ports_in
AI_0 AI_1 AI_2 AI_3
```

#### **Related Information**

Affected by this attribute: <u>bit blasted port style</u>

**Design Manipulation** 

#### edit\_netlist connect

Connects the two specified objects, and anything to which they might already be connected.

You can create nets that have multiple drivers, and you can create combinational loops.

The logic1 and logic1 pins are visible in the directory so that you can connect to them and disconnect from them. They are in a directory called constants and are called 1 and 0. The following example shows how the top-level logic1 pin appears in a design called add:

/designs/add/constants/1

The following example shows how a logic 0 pin appears deeper in the hierarchy:

/designs/add/instances\_hier/bad/constants/0

Each level of hierarchy has its own dedicated logic constants that can only be connected to other objects within that level of hierarchy.

The command has a number of limitations. Violation of the following limitations will generate error messages and cause the command to fail. You cannot connect

- Pins, ports, or subports that are in different levels of hierarchy.
- Pins, ports, or subports that are already connected
- An object to itself.
- An object that is driven by a logic constant to an object that already has a driver. This prevents you from shorting the logic constant nets together.
- Objects if it would require a change to a preserved module.

#### **Options and Arguments**

pin Specifies the name of an instance pin to connect.

port Specifies the name of a design port to connect.

subport Specifies the name of a subport (port on a hiearchical instance)

to connect.

**Design Manipulation** 

## **Examples**

■ In the following example, A and B are already connected and C and D are already connected. When you connect A and C, the result is a net connecting A, B, C, and D.

rc:/designs/alu/ports\_in> edit\_netlist connect A C
/designs/alu/nets/A\_

#### **Related Information**

Related commands: <u>edit\_netlist\_disconnect</u> on page 563

**Design Manipulation** 

### edit\_netlist dedicate\_subdesign

```
edit_netlist dedicate_subdesign instance [instance]...
```

Creates a new subdesign by copying the subdesign that is common to the listed hierarchical instances. The command returns the path to the newly created subdesign.

The creation of a new subdesign allows you to make changes that affect a limited set of instances instead of all instances of the original subdesign.

#### **Options and Arguments**

instance Specifies the name of a hierarchical instance for which you

want a dedicated subdesign.

You must specify a list of instances that share the same

subdesign.

#### **Examples**

■ In the following example the design top contains a module sub that has been instantiated five times in the design. The instance names are sub1,sub2, sub3, sub4, and sub5. To create a separate subdesign for instances sub1 and sub2, enter the following command:

```
rc:/> edit_netlist dedicate_subdesign {/designs/top/instances_hier/sub1 \
    /designs/top/instances_hier/sub2}
```

**Note:** If you would execute the <code>edit\_netlist</code> <code>dedicate\_subdesign</code> command on the remaining three instances, no new subdesign would be created because they already share a subdesign that is not used by any other instances.

**Design Manipulation** 

## edit\_netlist disconnect

edit\_netlist disconnect {pin|port|subport}

Disconnects a single pin, port, or subport from each object it is connected to. For example, if A, B, and C are connected together and you disconnect A, then B and C remain connected to each other, but A is now left unconnected.

You cannot disconnect an object that would require changes to a preserved module.

You can disconnect an object that is not currently connected to anything else. In that case nothing happens.

#### **Options and Arguments**

pin Specifies the name of an instance pin to disconnect.

port Specifies the name of a design port to disconnect.

subport Specifies the name of a subport (port on a hiearchical instance)

to disconnect.

#### **Examples**

■ The following example disconnects input port data[4].

rc:/designs/alu/ports\_in> edit\_netlist disconnect data[4]

#### **Related Information**

Related commands: edit\_netlist connect on page 560

**Design Manipulation** 

## edit\_netlist group

```
edit_netlist group -group_name group_name
    instance [instance]...
```

Creates a level of the design hierarchy by grouping the specified instances.

#### **Options and Arguments**

-group\_name group\_name

Specifies the name of the module that groups the specified

instances.

The resulting module will have an instance name consisting of the specified group name with the suffix i, and is placed in the instances hier directory. The suffix is used to indicate that

this hierarchy is the result of a group command.

instance Specifies the name of an instance to add to the specified group.

You need to specify at least one instance.

#### **Examples**

■ The following example groups instances accum\_1 and averg\_1 into one module my\_module.

```
rc:/> edit_netlist group -group_name my_module accum_1 averg_1
/designs/alu/instances_hier/my_modulei
```

#### **Related Information**

Related commands: edit\_netlist ungroup on page 572

**Design Manipulation** 

## edit\_netlist new\_design

edit\_netlist new\_design -name string [-quiet]

Creates a new design at the same level as the existing top-level design.

The new design is created in the /designs directory. Once the design is created, you can specify instances, port\_bus, and so on.

#### **Options and Arguments**

-name string Specifies the name of the new design.

-quiet Suppresses the warning messages regarding naming conflicts.

### **Examples**

■ The following example creates a new design called DESIGNA.

```
rc:/> edit_netlist new_design -name DESIGNA
```

The new design DESIGNA, will be created in the /designs directory. Once the design is created, the instances, port bus, and so on can be specified.

■ The following example tries to create a new design called TEAGAN. However, a design by that name already exists. In such cases, a number will be appended to the end of the specified name and an error message indicating the naming conflict will be printed. The following example specifies the -quiet option to suppress this warning.

```
rc:/> edit_netlist new_design -name TEAGAN -quiet
/designs/TEAGAN1
```

The name given to the new design in this case is TEAGAN1.

#### **Related Information**

Related commands: <u>edit\_netlist\_new\_port\_bus\_</u> on page 568

**Design Manipulation** 

### edit\_netlist new\_instance

Creates a specified instance type in a specified level of design hierarchy. You can instantiate inside a top-level design or a subdesign.

- You cannot instantiate objects that require a change to a preserved module.
- You cannot create a hierarchical loop.

If subdesign A contains subdesign B, you cannot instantiate A underneath B.

### **Options and Arguments**

### **Examples**

■ The following example creates a new subdesign called TEAGAN\_SUB under the TEAGAN design:

```
rc:/> edit_netlist new_instance -name TEAGAN_SUB /designs/TEAGAN1 \
    /designs/TEAGAN
rc:/> ls /designs/TEAGAN/instances_hier/
/designs/TEAGAN/instances_hier/TEAGAN_SUB
```

■ The following example tries to create a new subdesign called TEAGAN\_SUB under the TEAGAN design. However, a subdesign by that name already exists. In such cases, a number will be appended to the end of the specified name and an error message indicating the naming conflict will be printed. The following example specifies the -quiet option to suppress this warning.

The name given to the new subdesign in this case is TEAGAN\_SUB3.

Design Manipulation

|  | Inforn |  |
|--|--------|--|
|  |        |  |
|  |        |  |

Related commands: <u>edit netlist new subport bus</u> on page 571

**Design Manipulation** 

## edit\_netlist new\_port\_bus

```
edit_netlist new_port_bus -name string
    [-left_bit integer] [-right_bit integer]
    {-input|-output|-input -output}
    [design]
```

Creates a port\_bus object in a design. The command can also create a single port by omitting both the -left\_bit and -right\_bit options.

#### **Options and Arguments**

design Specifies the name of the design for which to create the

port\_bus.

The design name can be omitted if there is only one top-level

design.

-input Creates an input port\_bus.

-input -output Creates a bidirectional port\_bus.

-left\_bit integer Specifies the leftmost bit index of the bus.

-name string Specifies the name of the new port\_bus.

-output Creates an output port\_bus.

-right\_bit integer

Specifies the rightmost bit index of the bus.

#### **Example**

■ The following example creates a single input port named a\_in:

```
rc:/> edit_netlist new_port_bus -name a_in -input
```

#### **Related Information**

Related commands: <u>edit netlist new design</u> on page 565

**Design Manipulation** 

## edit\_netlist new\_primitive

Creates an unmapped primitive cell in a design or a subdesign.

#### **Options and Arguments**

| {design subdesign] | }                                                                                         |                                                |                        |
|--------------------|-------------------------------------------------------------------------------------------|------------------------------------------------|------------------------|
|                    | •                                                                                         | ne of the design or sub<br>the primitive cell. | odesign in which you   |
| -inputs integer    | Specifies the num cell.                                                                   | ber of input pins to cr                        | eate for the primitive |
| logic_function     | Specifies the logic function of the primitive cell. You can specify any of the following: |                                                |                        |
|                    | and                                                                                       | latch                                          | notif1                 |
|                    | buf                                                                                       | nand                                           | or                     |
|                    | bufif0                                                                                    | nor                                            | xnor                   |
|                    | bufif1                                                                                    | not                                            | xor                    |
|                    | d_flop                                                                                    | notif0                                         |                        |
| -name string       | Specifies the nam                                                                         | ne of the new primitive                        | e cell.                |
| -quiet             | Suppresses the warning messages regarding naming conflicts.                               |                                                |                        |

#### **Examples**

■ The following example creates a new buffer instance called I101 in design DESIGNA:

rc:/> edit\_netlist new\_primitive -name I101 buf DESIGNA

The new instance, I101, is created in the  $/designs/DESIGNA/instances\_comb$  directory.

A sequential primitive (d\_flop or latch) will be created in the instances\_seq directory.

■ The following example tries to create a new buffer instance called I101. However, a buffer by that name already exists. In such cases, a similar name will be chosen and an

**Design Manipulation** 

error message indicating the naming conflict will be printed. The following example specifies the -quiet option to suppress this warning:

rc:/> edit\_netlist new\_primitive -name I101 buff TEAGAN -quiet
/designs/TEAGAN/instances\_comb/I1

The name given to the new buffer in this case is 11.

**Design Manipulation** 

## edit\_netlist new\_subport\_bus

```
edit_netlist new_subport_bus -name string
    [-left_bit integer] [-right_bit integer]
    {-input|-output|-input -output}
    instance
```

Creates a subport\_bus in a design. The command can also create a single subport by omitting both the -left\_bit and -right\_bit options.

#### **Options and Arguments**

design Specifies the name of the instance for which to create the

subport\_bus.

-input Creates an input subport\_bus.

-input -output Creates a bidirectional subport\_bus.

-left\_bit integer Specifies the leftmost bit index of the subport\_bus.

-name string Specifies the name of the new subport\_bus.

-output Creates an output subport\_bus.

-right\_bit integer

Specifies the rightmost bit index of the subport\_bus.

#### **Examples**

■ The following example creates a single input subport named a\_in:

```
rc:/> edit_netlist new_subport_bus -name a_in -input
```

#### **Related Information**

Related commands: <u>edit\_netlist\_new\_instance</u> on page 566

**Design Manipulation** 

## edit\_netlist ungroup

```
edit_netlist ungroup [-prefix string] instance...
```

Removes a level of the design hierarchy.

Large numbers of small hierarchical blocks in a design can sometimes limit optimization since the hierarchical boundaries must be preserved. Many hierarchical blocks may also increase the memory usage since information about each block and port names must be stored. The ungroup command provides a mechanism to remove these unwanted levels of hierarchy.

## **Options and Arguments**

| instance S | Specifies the hierarchical instance | for which to remove one      |
|------------|-------------------------------------|------------------------------|
| Ilistalice | pecines the inclarcincal matarice   | IOI MILICII IO IGILIOVE OLIG |

level of the hierarchy.

The components of the specified instance then become

instances in the parent block.

-prefix Specifies a prefix for the ungrouped instances.

#### **Examples**

■ The following example ungroups all hierarchical instances whose names end in little:

```
rc:/> edit netlist ungroup [find / -instance * little]
```

■ The following example ungroups the instance inst1 and specifies that the resulting ungrouped instances of inst1 have a prefix of inst1\_dani. Using the prefix allows you to identify from which instance the ungrouped instances originated:

```
rc:/designs/stormy/instances_hier> edit_netlist ungroup -prefix inst1_dani \
   inst1
rc:/designs/stormy/instances_comb> ls
inst1_dani_g1/ inst1_dani_g2/ inst1_dani_g3/
```

#### Related Informations

Related commands: edit\_netlist group on page 564

**Design Manipulation** 

## edit\_netlist uniquify

```
edit_netlist uniquify {subdesign|design}
```

Uniquifies the instances under the specified design or subdesign. Uniquification is the process of creating a new subdesign for an instance or a group of instances. The newly created subdesign is merely a copy of the subdesign to which the original instance or group of instances were associated. That is, an instance or a group of instances will now be a part of their own, *unique* subdesign. The newly created subdesign will usually maintain the original design or subdesign name followed by a number suffix.

**Note:** Preserved modules cannot be uniquified.

#### **Options and Arguments**

```
{design|subdesign}
```

The instances under the specified design or subdesigns will be uniquified.

#### **Example**

■ The following example has a top level design called top with two subdesigns named A and B:

```
rc:/designs/top/subdesigns> ls
./ A/ B/
```

In order to uniquify the subdesigns, issue the <code>edit\_netlist</code> uniquify command on top:

```
rc:/designs/top/subdesigns> edit_netlist uniquify /designs/top
rc:/designs/uniquifyTest/subdesigns> ls
./ A/ A_1/ B/ B_1/
```

**Design Manipulation** 

## insert\_tiehilo\_cells

```
insert_tiehilo_cells [-hilo libcell] [-hi libcell]
  [-lo libcell] [-all] [-maxfanout integer]
  [-verbose] [-skip_unused_hier_pins]
  [subdesign | design]
```

Ties the constants 1'b0 and 1'b1 in the netlist to tie high and tie low cells, respectively. In multiple supply voltage (MSV) designs, this command inserts cells by domain. It skips scan pins, preserved pins, preserved nets, and modules by default. Scan pins can be connected by using the -all option. Use the root level ui\_respects\_preserve attribute to override preserve settings.

**Note:** You must load the load\_etc.tcl file to access this command.

#### **Options and Arguments**

| -all                 | Inserts tie hi/lo cells without skipping scan pins.                                                                     |
|----------------------|-------------------------------------------------------------------------------------------------------------------------|
| -hi <i>libcell</i>   | Specifies a cell for constant 1s. By default, the first appropriate cell will be used.                                  |
| -hilo <i>libcell</i> | Specifies a high-low cell to connect constants. By default, the first appropriate cell will be used.                    |
| -lo libcell          | Specifies a cell for constant 0s. By default, the first appropriate cell will be used.                                  |
| -maxfanout integer   | Specify the maximum fanout allowed per tie cell.                                                                        |
| -skip_unused_hier_p  | ins                                                                                                                     |
|                      | Skips hierarchical constant connected pins which are not used inside the module.                                        |
| subdesign design     | Specifies the design or subdesign in which to insert constants.                                                         |
| -verbose             | Provides detailed information of the preserved and scan pins that were skipped in the tie hi/lo cell insertion process. |

**Design Manipulation** 

#### **Example**

■ The following example ties the constant 1s and 0s to the cells named TIEHI and TIELOW, respectively. The maximum fanout per tie cell is 10. Using the -verbose option shows that two scan pins were skipped:

```
rc:/> insert_tiehilo_cells -hi TIEHI -lo TIELO -maxfanout 10 -verbose

pin: /libraries/slow/libcells/TIELO/Y function: 0

pin: /libraries/slow/libcells/TIEHI/Y function: 1

Connecting all 1'b0 and 1'b1 to TIELO/TIEHI cells.

tielo_cell is /libraries/slow/libcells/TIELO , tiehi_cell is /libraries/slow/
libcells/TIEHI

Info : 2 scan pins which are loads of '0' in /designs/ml are skipped.

Use the '-all' option to avoid skipping of scan pins.

/designs/ml/instances_seq/foo/bx_reg/pins_in/SE
/designs/ml/instances_seq/tm_reg/pins_in/SE

Done connecting 1'b0 and 1'b1 to TIELO/TIEHI cells
```

■ The following example shows two modules, UI and top. When the insert\_tiehilo\_cells -skip\_unused\_hier\_pins command is used, the pin B of the instantiation of U1 in module top will be skipped.

```
module U1(A, B, C, Sel, Z);
  input A, B, C;
  input [1:0] Sel;
  output Z;
  wire A, B, C;
  wire [1:0] Sel;
  wire Z;
  wire n_0, n_1, n_2, n_3, n_4, n_5;
  NAND2X1 g27(.A (n_5), .B (n_4), .Y (Z));
  NAND2X1 g28(.A (n_3), .B (n_2), .Y (n_5));
  NAND2X1 g29(.A (n_1), .B (A), .Y (n_4));
  NOR2X1 g30(.A (n_0), .B (Sel[0]), .Y (n_3));
  INVX1 g31(.A (n_1), .Y (n_2));
  NOR2X1 g32(.A (Sel[1]), .B (Sel[0]), .Y (n_1));
  INVX1 g33(.A (C), .Y (n_0));
endmodule
module top(a, b, c, sel, z);
  input a, b, c;
```

**Design Manipulation** 

```
input [1:0] sel;
output z;
wire a, b, c;
wire [1:0] sel;
wire z;
Ul inst_Ul(.A (a), .B (1'b0), .C (c), .Sel (sel), .Z (z));
endmodule
```

**Design Manipulation** 

#### mv

```
mv [-flexible] object new_name [-slash_ok]
```

Renames an object in the design hierarchy. This command is similar to its UNIX counterpart.

#### **Options and Arguments**

| -flexible | Indicates to be flexible for renaming when there is a collision. |
|-----------|------------------------------------------------------------------|
| new_name  | Specifies the new name for the specified object.                 |
| object    | Specifies the object to rename.                                  |
| -slash ok | Indicates that the destination name can have embedded            |

## **Examples**

muxYYY

■ The following example changes the name of design comp to comp\_test.

```
rc:/designs> ls
comp
rc:/designs> mv comp comp_test
rc:/designs> ls
comp_test
```

■ The following example changes the subdesign mux to muxyyy. You do not have to specify the pathname of the target object, just the basename:

```
rc:/> mv /designs/dpldalgn/subdesigns/mux muxYYY
rc:/> ls /designs/dpldalgn/subdesigns/
```

slashes.

■ The following example attempts to rename instance aluout\_reg\_0 to an already existing instance aluout\_reg\_1. Using the -flexible option, the instance gets renamed to aluout\_reg585, which does not cause a conflict:

```
rc:/designs/alu/instances_seq> mv aluout_reg_0 aluout_reg_1 -flexible
/designs/alu/instances_seq/aluout_reg585
rc:/designs/alu/instances_seq> ls
./ aluout_reg_1/ aluout_reg_3/ aluout_reg_5/ aluout_reg_7/
aluout_reg585/ aluout_reg_2/ aluout_reg_4/ aluout_reg_6/ zero_reg/
```

Design Manipulation

|  |  | ation |
|--|--|-------|

Related commands: <u>change\_names</u> on page 550

**Design Manipulation** 

## remove\_assigns

```
remove_assigns [-buffer_or_inverter libcell]
    [-respect_boundary_optimization]
    [-no_buffers_use_inverters][design | subdesign]
```

Replaces assign statements in the gate-level netlist with buffers or inverters. If no buffers or inverters are specified with the <code>-buffer\_or\_inverter</code> option, RTL Compiler will determine which buffers or inverters to insert. If a particular library domain does not have any buffers or inverters, no buffers or inverters will be added in that domain. However, buffers or inverters will be added in other domains depending on availability.

If there are different library domains specified for certain instances, the command will insert a buffer or inverter from the library domain assigned to that instance. To specify a particular buffer or inverter for each domain, you must use the command with the -buffer\_or\_inverter option on each subdesign.

#### **Options and Arguments**

-buffer\_or\_inverter libcell

Specifies a particular buffer or inverter to replace the assign statements.

design subdesign

Replaces assign statements on the specified design or subdesign. If neither is specified, the command will recursively remove all assign statements starting from the top-level design.

-no\_buffers\_use\_inverters

Searches for inverters and uses them in case the library or library domain does not have any buffers. If buffers exist they will be used, irrespective of whether the library has inverters or not.

-respect\_boundary\_optimization

If this option is specified, then RTL Compiler will not look beyond the boundary of the subdesign, when considering subports driven by constants, if the boundary optimization attribute on the subdesign was set to false.

**Design Manipulation** 

## **Examples**

■ The following example replaces assign statements with the BUFX2 buffer only on the stormy subdesign:

```
rc:/> remove_assigns -buffer BUFX2 [find / -subdesign stormy]
```

■ In the following example, the subdesigns stormy and dani represent two different library domains. Two different kinds of buffers are specified for each domain:

```
rc:/> remove_assigns -buffer BUFX2 [find / -subdesign stormy]
rc:/> remove_assigns -buffer BUFX7 [find / -subdesign dani]
```

**Design Manipulation** 

## reset\_design

```
reset_design [-verbose] [design]
```

Removes all the user specified timing and DFT objects and returns all attributes to their default values for the specified design. Alternatively, this command removes every clock domain, cost group, exception, external delay, scan chain, scan segment, test clock domain, and test signal while returning all attributes on the design to their default values.

#### **Options and Arguments**

| design   | Specifies the particular design to reset when there are multiple |
|----------|------------------------------------------------------------------|
|          | designs.                                                         |
| -verbose | Prints messages indicating that the command was successful.      |

#### **Example**

■ The following examples illustrates that the reset\_design command has eliminated all external delays in the design:

```
rc:/designs/phoenix/timing/external_delays> ls
in_1 out_2
rc:/designs/phoenix/timing/external_delays> reset_design phoenix
rc:/designs/phoenix/timing/external_delays> ls
./
```

**Design Manipulation** 

#### rm

```
rm object... [-quiet]
```

Removes an object from the design hierarchy. This command is similar to its UNIX counterpart.

You can remove *timing* objects and any of the following objects:

- actual\_scan\_chain
- designs
- instances\_comb
- instances\_hier
- instances\_seq
- isolation\_rule
- level\_shifter\_group
- library\_domain
- pin\_busses\_in
- pin\_busses\_out
- port\_busses\_out
- port\_busses\_out
- power\_domain
- scan\_chain
- scan\_segment
- subport\_busses\_in
- subport\_busses\_out
- test\_clock
- test\_clock\_domain
- test\_signal

If the hierarchical pin or port bus object has a net connection, the net is disconnected first and then the object is removed.

**Design Manipulation** 

**Note:** The rm command does not work on the pin or port object.

#### **Options and Arguments**

object Specifies the object that you want to remove.

-quiet Suppresses those messages that indicate which objects are

being removed. Alternatively, when removing an object, an

information message will not be printed.

### **Examples**

■ The following example finds the clock objects in the design:

```
rc:/> find . -clock *
/designs/comp/timing/clock_domains/domain_1/clock1
```

■ The following example uses the result of the find command to remove the clock. This command also removes all dependent objects. A subsequent find cannot find any clock objects.

**Design Manipulation** 

#### ungroup

Ungroups the specified instances. Ungrouping dissolves the hierarchy and moves the contents of a subdesign into its parent directory. By default, an instance is named by concatenating its name to its parent's name.

## **Options and Arguments**

| -all                 | Ungroups all the specified instances. You cannot specify any arguments when using the -all option.                                      |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| -exclude             | Specifies a list of instances that should not be ungrouped.                                                                             |
| -flatten             | Recursively ungroups all the specified instances.                                                                                       |
| instance             | Specifies the instance or instances to be ungrouped.                                                                                    |
| -only_user_hierarchy | Ungroups only those hierarchies created by the user. The hierarchies created by the tool are preserved.                                 |
| -simple              | Prevents the use of a complex new instance name during ungrouping. This option has the same effect as the edit_netlist ungroup command. |
| -threshold           | Ungroups only those hierarchical instances that have a cell count equal to or less than the specified integer.                          |

#### Example

■ The following example ungroups the instance named CRITICAL\_GROUP:

```
rc:/> ungroup [find / -instance CRITICAL_GROUP]
```

■ In the following example, every instance under the inst hierarchical instance will be ungrouped except the inst\_sub2 instance:

```
rc:/designs/ksable_hier/instances_hier/instances_hier> ls
./ inst_sub1/ inst_sub2/ inst_sub3
rc:/designs/ksable_hier/instances_hier/> ungroup inst -flatten -exclude \
    [find . -instance inst/inst_sub2]
```

**Design Manipulation** 

## **Related Information**

Related commands: <u>edit netlist ungroup</u> on page 572

# Command Reference for Encounter RTL Compiler Design Manipulation

12

# Customization

- <u>add\_command\_help</u> on page 588
- <u>define attribute</u> on page 589
- mesg make on page 593
- mesg send on page 594
- parse options on page 595

Customization

## add\_command\_help

```
add_command_help command_name help
```

Adds a short help message for a new command to RTL Compiler's online help system. Examples of add\_command\_help can be found in the installation lib/cdn/rc directory.

#### **Options and Arguments**

command\_name Specifies the name of the command. It must be a Tcl procedure

that you defined previously.

help Lists the help text to be displayed when the help command is

used. Use a string.

## **Examples**

■ The following example adds help for the hello\_world command:

```
rc:/> proc hello_world {} { echo "Hello world" }
rc:/> add_command_help hello_world "Says hello to the whole world"
rc:/> help hello_world
That command is:
    hello_world Says hello to the whole world
```

Customization

## define\_attribute

```
define_attribute {-obj_type string} {-data_type string}
    [-hidden] [-help_string string]
    [-check_function string] [-compute_function string]
    [-default_value string] string {-category string}
    [-set_function string]
```

Creates a new, user defined attribute with the specified characteristics. These will attributes will also be written out if you use the write\_script command.

## **Options and Arguments**

| -category string         | Defines the category of the attribute. Categories group attributes that perform similar functions whereas object types describe where in the design an attribute is valid. You can specify any category name: both new and existing category names are valid. |  |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| -check_function          | Specifies the previously defined Tcl procedure's name in order to ensure that the newly defined attribute is valid. The Tcl procedure should be of the form:                                                                                                  |  |
|                          | <pre>proc {object value}</pre>                                                                                                                                                                                                                                |  |
| -compute_function string |                                                                                                                                                                                                                                                               |  |
|                          | Specifies the previously defined Tcl procedure's name in order to get the newly defined attribute's value later (with the get_attribute) command. The Tcl procedure should be of the form:                                                                    |  |
|                          | <pre>proc {object}</pre>                                                                                                                                                                                                                                      |  |
| -data_type string        | Defines the data type of the attribute. Data type examples include (but are not limited to) boolean, string, integer, and fixed point.                                                                                                                        |  |
| -default_value string    |                                                                                                                                                                                                                                                               |  |
|                          | Specifies a default value for the attribute                                                                                                                                                                                                                   |  |
| -help_string string      | r                                                                                                                                                                                                                                                             |  |
|                          | Specifies the help text for the attribute.                                                                                                                                                                                                                    |  |
| -hidden                  | Specifies whether the defined attribute is a hidden attribute.                                                                                                                                                                                                |  |

September 2007 589 Product Version 7.1.2

Customization

-obj\_type string Specifies the object type of the attribute. All valid object types

can be found by typing find -help at the RTL Compiler

prompt.

-set function Specifies the previously defined Tcl procedure's name in order

to ensure that the newly defined attribute's value is valid. This option allows you to override user-defined values provided it conforms to the parameters in the Tcl procedure you created.

The Tcl procedure should be of the form: proc {object new\_value current\_value}

string Specifies the name of the attribute.

#### Example

■ The following example defines a boolean attribute named dani\_libpin for a new category named my\_libpin:

■ The following example creates a Tcl procedure, <code>check\_fxn</code>, and then creates an attribute named <code>test\_check</code>. The <code>-check\_function</code> option is specified so that the <code>test\_check</code> attribute can be tested for validity when it is specified later.

```
rc:/> proc check_fxn {obj val} {
==> if {$val < 0} {
==> return 0
==> }
==> return 1
==> }

rc:/> define_attribute test_check -obj_type root -data_type integer \
    -category test -help_string "test check function" \
    -check_function check_fxn
/object_types/root/attributes/test_check
```

Customization

This would be a valid use of the newly created test\_check attribute:

■ The following example creates a Tcl procedure, set\_fxn, and then creates an attribute named test\_set. The -set\_function option is specified so that you can change the value of the test\_set attribute (provided it is valid):

```
rc:/> proc set_fxn {obj new_val cur_val} {
==> if {$new_val > $cur_val} {
==> return $new_val
==> }
==> return $cur_val
==> }
rc:/> define_attribute test_set -obj_type root -data_type integer \
    -category test -help_string "test set function" -set_function set_fxn
/object_types/root/attributes/test_set
```

The test\_set attribute will be changed to 1. It is valid, since there was no previous value:

```
rc:/> set_attribute test_set 1
Setting attribute of root '/': 'test_set' = 1
```

-h <attr name> \*'.

The attribute's value will be changed to 2. Again, this is valid because it falls within the definition of the previously defined Tcl procedure, set\_fxn:

```
rc:/> set_attribute test_set 2 /
Setting attribute of root '/': 'test set' = 2
```

The attribute's value will not be changed in the following example. The value will remain at 2:

```
rc:/> set_attribute test_set 0 /
Setting attribute of root '/': 'test_set' = 2
```

■ The following example creates a Tcl procedure, compute\_fxn, which always returns the value of 42. The define\_attribute command then creates an attribute named test\_compute. The -compute\_function option is specified so that you can obtain the test\_compute attribute's value later:

```
rc:/> proc compute_fxn {obj} {
```

#### Customization

```
==> return 42
==> }
rc:/> define_attribute test_compute -obj_type root -data_type integer \
    -category test -help_string "test compute function" \
    -compute_function compute_fxn

/object_types/root/attributes/test_compute

The test_compute value will always be 42, as defined in the Tcl procedure:
rc:/> get_attribute test_compute /
42

rc:/> set_attribute test_compute 23 /
Error : The attribute is read-only. [TUI-26] [set_attribute]
    : attribute: 'test_compute', object type: 'root'
    : Cannot set or reset read-only attributes.
Failed on set_attribute test_compute 23
```

Customization

## mesg\_make

```
mesg_make -group string -id number
    -short_desc string -long_desc string
    {-error|-warning|-info_priority number}
```

Creates a custom message that can subsequently be accessed with the mesg\_send command.

#### **Options and Arguments**

-error Creates an error message.

-group Specifies the group of messages that the new message

belongs to.

-id integer Specifies an identification number for the message. The

number must be unique for the specified group. If the specified number already exists, you will overwrite the existing message.

Default: 1

-info\_priority integer

Creates an info message with the specified priority. You can

specify a number between 2 and 8.

-long\_desc Describes the nature of the message in detail.

-short\_desc Specifies the type of the message.

-warning Creates a warning message.

#### **Examples**

■ The following example creates a message in the test group and assigns it a unique identification number (501) within that group:

```
rc:/> mesg_make -group test -warning -id 501 -short_desc note_bene \
==> -long_desc "search for lost time"
/messages/test/test-501
```

#### Related Information

Affects this command: mesq\_send on page 594

Customization

#### mesg\_send

mesg\_send message string

Accesses the various native messages of RTL Compiler and the messages that were created with the mess\_make command.

#### **Options and Arguments**

message Identifies the message to be sent.

The identification is in the form of group-id. Refer to  $mesg\ make$  for an explanation of group and id.

string Describes the nature of the message.

## **Examples**

The following example accesses the message created in <u>Examples</u> on page 593 for msg\_make:

■ The following example sends a message after elaboration:

#### **Related Information**

Affected by this command: <u>mesq\_make</u> on page 593

Customization

## parse\_options

```
parse_options cmd file_var [args] [str var]...
```

Interfaces to the RTL Compiler internal command option parser. The RTL Compiler argument parser provides the following features:

- Checking the correctness for arguments and types. Appropriate messages are issued when the input is incorrect.
- No specific order of arguments is required. For example, ls -long -attribute behaves just like ls -attribute -long.
- Unique abbreviations of arguments is supported. For example, ls -l behaves just like ls -long.
- Online help is provided if -help is specified.
- Optional file redirection is supported. For example, report gates >> design.rpt causes output to be appended to the file design.rpt.
- RTL Compiler objects can be implicitly searched for based on their type. For example, fanout SUB/A[0] performs an implicit find on the string SUB/A[0] and locates the object /designs/TOP/instances\_hier/SUB/pins\_in/A[0].

You can use the command option parser to make a Tcl procedure behave just like a built-in RTL Compiler command by providing on-line help, finding objects automatically, checking for required options, handling unique argument abbreviations, and handling file redirection.

This command can return one of the following values:

- -2: You asked for help and help was provided. The command returns normally.
- 0: Your options were invalid and the command aborts.
- 1: Your options were valid and the command continues normally.

#### **Options and Arguments**

args

Specifies a list containing the options that the user sends to your command. Usually your procedure will be defined like this:

```
proc your_procedure {args} {
    ... (code that implements the procedure)
}
```

You would then pass \$args as the args parameter to parse\_options within your procedure.

Customization

cmd

Specifies the name of the command whose options to parse.

This name appears in the help listing if a user calls your procedure with -h or if a user does not provide valid arguments.

file var

Specifies the name of a variable that holds the file handle if the user calls your procedure with > file or >> file. Your procedure should always check to see if this variable has been set to something other than 'stdout'. If it has, then your command should send its output to that file handle instead of 'stdout' and you should close the file handle once your command is complete.

str

Specifies a string that describes the command argument: flag name, whether it is required or optional, what type of data it accepts, and a short help message about it. The string must be in the form:

```
"(-<name>)?<x><y><z>(<dirtypes>)? <help>"
```

The question marks in the above string mean that these fields of the string are optional.

You cannot specify multiple string values if you are specifying a flag name. That is, if you are specifying a flag, you cannot also specify the som (string, optional, multiple values) or srm (string, required, multiple values) combinations.

<name > is the name of the flag. For example, -number.

<x> is a single character indicating the type of the option:

| b | Boolean          |
|---|------------------|
| d | directory object |
| n | integer number   |
| S | string           |

<y> is a single character indicating whether the option is optional or required

optional 0 r required

<z> is a single character indicating whether lists are accepted

Accepts multiple values: lists OK m Accepts single value only: no lists S

September 2007 596 Product Version 7.1.2

Customization

<dirtypes> is a string indicating the types of directory
objects the option accepts. This string is required for all
arguments that have the <x> field set to d and cannot be
specified otherwise.

The list of specified directory types can only be separated by vertical bars (|), that is, no spaces allowed, and must be enclosed in parentheses.

<help> is a string that indicates to the user of your command what the purpose of the option is.

Specifies the name of the variable that will be set with the parsed result for that argument.

var

#### **Examples**

The following example shows how file indirection works:

```
rc:/> parse_options hello_world file_var {> ./tmp}
1
rc:/> puts $file_var "Hello world!"
rc:/> close $file_var
```

■ The following example shows a required argument with the -design flag that must be the name of a subdesign (block).

```
rc:/> parse_options hello_world file_var {-design addinc65} \
==> "-design drs(subdesign) A module" my_design
1
rc:/> puts $my_design
/designs/alu/subdesigns/addinc65
```

■ The following example shows a Boolean argument, a numeric argument, and an un-flagged object argument that can be either a subdesign (block) or an instance. It also shows how the parser accepts abbreviations since the argument passed in is only -t, it still gets recognized as -top.

```
rc:/> set level 300
300
rc:/> parse_options hello_world file_var {-t addinc65} \
==> "-top bos Do the top level thing" top \
==> "-level nos The level to work on" level \
==> "dos(subdesign|instance) An object to work on" object
1
rc:/> puts $object
/designs/alu/subdesigns/addinc65
rc:/> puts $top
1
rc:/> puts $level
300
```

September 2007 597 Product Version 7.1.2

Customization

The following example shows how online help works:

# Index

Note: See Alphabetical List of Commands for an index of the command names.

| A                                                           | defined by RC 80                       |
|-------------------------------------------------------------|----------------------------------------|
| <b>,</b>                                                    | directory in design hierarchy 27       |
| abstract model                                              | names                                  |
| logic, writing 193                                          | of instances of an object type 550     |
| scan, reading 476                                           | path constraints 229                   |
|                                                             | UNIX working directory 63              |
| scan, writing 491                                           | clock gating                           |
| adding                                                      | insertion in mapped netlist 509        |
| design <u>565</u>                                           | clock gating (CG)                      |
| directory to stack 43                                       | inserting in mapped netlist 509        |
| help for user command 588                                   | clock inputs, reporting 277            |
| user-defined command 595                                    | clock waveform, defining 212           |
| user-defined message 593                                    | clock-gating logic                     |
| area, reporting 288                                         | editing 503                            |
| assigning, paths to cost group 240                          | inserting and connecting observability |
| ATPG file, writing out <u>385</u> , <u>452</u> , <u>488</u> | logic 510                              |
| Attribute                                                   | merging instances 506                  |
| defining new                                                |                                        |
| defining custom <u>589</u>                                  | removing 514                           |
| attributes                                                  | reporting 291                          |
| retrieving value <u>58</u>                                  | test input, connecting 505             |
| setting value <u>80</u>                                     | commands, alphabetical list of 13      |
|                                                             | compatible test clocks, declaring 485  |
| Б                                                           | compression logic                      |
| В                                                           | previewing changes 292                 |
|                                                             | configuring, pads for DFT 397          |
| bitblasting, all ports <u>559</u>                           | connecting                             |
| body segment, defining 416                                  | pins, ports 560                        |
| boundary scan logic                                         | scan chains 398                        |
| previewing changes 460                                      | test input of clock-gating logic 505   |
| busses                                                      | cost group                             |
| renaming <u>550</u>                                         | assigning paths to 240                 |
| -                                                           | defining <u>217</u>                    |
| •                                                           | creating                               |
| C                                                           | binding for Chipware component 141     |
|                                                             | Chipware component 143                 |
| cells                                                       | delay constraint for specific path 233 |
| reporting cell count 288                                    | design <u>565</u>                      |
| reporting technology library cells                          | design representation in design        |
| used 318                                                    | hierarchy <u>250</u>                   |
| changing                                                    | HDL library <u>147</u>                 |
| attribute value                                             | hierarchy in design <u>564</u>         |

| implementation for Chipware component 145 instance of 566 library domains (MSV) 94 parameter for Chipware component 151 pin 153 port bus 568 power domains (PSO) 95 subdesign 562 subport bus 571 synthetic operator 148 timing constraints for instance 218 user-defined message 593 critical path, reporting timing slack for 373 current directory | removing hierarchy level 572 removing objects 582 renaming objects 577 returning current position 44 design rule constraints reporting violations on 301 writing out 197 DFT clock domain associating with scan chain 417 specifying compatible test clocks 485 DFT rule violations checking flip-flops for 389 fixing 442 DFT rules, list of rules checked 389 DFT test clocks declaring as compatible 485 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| in design hierarchy <u>44</u><br>in UNIX <u>68</u>                                                                                                                                                                                                                                                                                                    | defining 433 directories changing in                                                                                                                                                                                                                                                                                                                                                                        |
| D                                                                                                                                                                                                                                                                                                                                                     | design hierarchy <u>27</u><br>UNIX <u>63</u>                                                                                                                                                                                                                                                                                                                                                                |
| defining clock 212 cost group 217 DFT test clock 433 input and output delays 221 multi-cycle path 224 paths for timing constraints 243 scan clock for LSSD 422, 425 shift-enable signal for DFT 428 test-mode signal for DFT 437 user_defined scan chain 416 user-defined abstract segment 404                                                        | listing contents in  design hierarchy 38  UNIX directory 67  returning current position in  design hierarchy 44  UNIX 68  directory stack  adding new directory 43  displaying directory list 30  tracing previous directory 42  disconnecting pins, ports 563  displaying  current position in design hierarchy 44                                                                                         |
| design area 288 creating                                                                                                                                                                                                                                                                                                                              | directory stack 30<br>UNIX directory, contents 67                                                                                                                                                                                                                                                                                                                                                           |
| generic netlist 258 new design 565 incremental optimization 258 instantiating 566 mapping 257 removing 582 renaming 550 synthesizing 256 uniquifying 573                                                                                                                                                                                              | executing script 62 UNIX shell command 83 exiting, from RTL Compiler 57                                                                                                                                                                                                                                                                                                                                     |
| design hierarchy                                                                                                                                                                                                                                                                                                                                      | F                                                                                                                                                                                                                                                                                                                                                                                                           |
| adding hierarchy level <u>564</u> changing directories in <u>27</u> finding object type <u>33</u> listing information <u>38</u>                                                                                                                                                                                                                       | fanin, reporting 278 fanout, reporting 281 filtering, objects 31                                                                                                                                                                                                                                                                                                                                            |

| find, object type 33 finding                                                                                                                   | L                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| corresponding input or output 37 object base name 26 object directory name 29 object type 33 type of object 45 fixing, DFT rule violations 442 | leakage power, reporting 349 length abstract segment 405 maximum chain length 418 level-shifter groups removing 582 |
| flattening, instances <u>584</u> flip-flops checking for DFT rule violations <u>389</u> reporting scannability <u>306</u>                      | library cell, instantiating 566 library domains creating 94 removing 582 library requirements                       |
| G                                                                                                                                              | isolation cells <u>100</u><br>licenses                                                                              |
| generic netlist creating 258                                                                                                                   | checked out, listing <u>66</u><br>checking out <u>65</u><br>listing                                                 |
| Н                                                                                                                                              | object information <u>38</u> lockup element type, chain-specific <u>420</u> log file <u>72</u>                      |
| HDL files, reading 167 head segment, defining 418 help                                                                                         | log file, specifying <u>72</u><br>logic abstract, writing <u>193</u>                                                |
| adding for new command <u>588</u><br>providing for commands <u>61</u>                                                                          | M                                                                                                                   |
| I                                                                                                                                              | mapped netlist<br>creating <u>258</u><br>writing out <u>193</u>                                                     |
| incremental optimization 258 input delay, defining 221 inserting                                                                               | mapping design <u>256</u> non-scan flops with scan- equivalent <u>478</u>                                           |
| clock-gating logic in mapped netlist 509 shadow logic 463 test point 467 user-defined test point 472 wrapper cell 473                          | memory resources, reporting 332 messages creating customized 593 reporting 333 sending 594                          |
| instances grouping 564 removing from design 582 renaming 550                                                                                   | suppressing <u>84</u> mode, specifying for power, timing analysis, and optimization <u>210</u> MSV design           |
| ungrouping <u>572</u> invoking, RTL Compiler <u>71</u> isolation logic                                                                         | library domains, creating <u>94</u> multi-cycle path, defining <u>224</u>                                           |
| inserting 103 removing 105 isolation rule                                                                                                      | N                                                                                                                   |
| defining <u>108</u><br>removing <u>582</u>                                                                                                     | names                                                                                                               |

| adding prefix 551 limiting length 551 mapping characters 551 net power, reporting 349 nets renaming 550 | port buses creating new object 568 removing from design 582 renaming 550 ports bitblasting 559 connecting manually 560 disconnecting 563 |
|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 0                                                                                                       | renaming <u>550</u>                                                                                                                      |
| ahiaat                                                                                                  | power 240                                                                                                                                |
| object finding base name <u>26</u> finding directory name <u>29</u>                                     | reporting <u>349</u><br>sorting report <u>351</u><br>power domain                                                                        |
| object type, finding 33                                                                                 | creating 95                                                                                                                              |
| object types                                                                                            | removing 582                                                                                                                             |
| listing all attributes for a type <u>58</u>                                                             | primitive cell, creating <u>569</u>                                                                                                      |
| objects                                                                                                 | print information to screen <u>53</u>                                                                                                    |
| connecting <u>560</u><br>disconnecting <u>563</u>                                                       | probability values of nets                                                                                                               |
| filtering on attribute value 31                                                                         | reading or updating 522                                                                                                                  |
| instantiating <u>566</u>                                                                                | writing to SAIF file 543                                                                                                                 |
| listing information for an object 38                                                                    | writing to TCF file 545                                                                                                                  |
| removing from design hierarchy <u>582</u><br>renaming <u>577</u>                                        |                                                                                                                                          |
| returning type of an object 45                                                                          | R                                                                                                                                        |
| selecting in design hierarchy 31                                                                        | _                                                                                                                                        |
| observability logic for clock-gating logic                                                              | reading                                                                                                                                  |
| inserting <u>510</u><br>operand-isolation logic                                                         | HDL files <u>167</u><br>SAIF file <u>520</u>                                                                                             |
| reporting 343                                                                                           | SDC constraints 173                                                                                                                      |
| optimizing —                                                                                            | TCF file 522                                                                                                                             |
| for area or timing 254                                                                                  | removing                                                                                                                                 |
| incrementally <u>256</u><br>RTL 257                                                                     | clock-gating logic 514<br>directory from stack 42                                                                                        |
| output delay, defining 221                                                                              | hierarchy from design 572                                                                                                                |
| output, redirecting 75                                                                                  | object from design hierarchy <u>582</u>                                                                                                  |
|                                                                                                         | renaming                                                                                                                                 |
| P                                                                                                       | instances of object type <u>550</u>                                                                                                      |
| •                                                                                                       | object <u>577</u><br>reporting                                                                                                           |
| parameterized module, elaborating 250                                                                   | area of design 288                                                                                                                       |
| path constraints, modifying 229                                                                         | cell types, used 318                                                                                                                     |
| paths                                                                                                   | clock information of design 296                                                                                                          |
| assigning to cost group 240 creating for timing exception 243                                           | clock-gating information 291 design rule violations 301                                                                                  |
| unconstraining 237                                                                                      | DFT registers 306                                                                                                                        |
| pin buses                                                                                               | DFT setup information 310                                                                                                                |
| removing from design <u>582</u>                                                                         | DFT violations 315                                                                                                                       |
| connecting manually 560                                                                                 | inferred datapath operators 298 instance information 323                                                                                 |
| connecting manually <u>560</u><br>disconnecting <u>563</u>                                              | instance information <u>323</u><br>memory resources <u>332</u>                                                                           |

| messages in current session 333       | scan data output                         |
|---------------------------------------|------------------------------------------|
| net information 339                   | creating <u>417</u>                      |
| operand-isolation information 343     | specifying for chain 419                 |
| port information 347                  | specifying for scan segment 406, 414     |
| power consumption 349                 | using existing port 396, 419, 438        |
| scan chains <u>302</u>                | scan segment                             |
| timing information 373                | defining 404, 409, 411, 413, 431, 446    |
| retrieving                            | removing <u>582</u>                      |
| attribute value                       | shift enable                             |
| defined by RC 58                      | confirming if connected 405, 414         |
| clock ports <u>277</u>                | using in scan chain                      |
| fanin information 278                 | as body segment 416                      |
| fanout information 281                | as head segment $\frac{418}{}$           |
| input ports 49                        | as tail segment 420                      |
| object information 38                 | scanDEF file, writing out 497            |
| output ports 50                       | scripts                                  |
| UNIX working directory 68             | executing <u>62</u>                      |
| RTL Compiler                          | writing out 197                          |
| exiting <u>57</u>                     | SDC constraints                          |
| quit 70                               | reading in <u>173</u>                    |
| resuming process 85                   | unsupported constructs 173               |
| starting from UNIX 71                 | writing out 199                          |
| suspending process 85                 | shadow logic                             |
| RTL optimization 257                  | inserting <u>463</u>                     |
| RTL power analysis, enabling 351      | previewing changes 464                   |
| · · · · · · · · · · · · · · · · · · · | shift-enable port                        |
|                                       | for scan segment 407                     |
| S                                     | confirming if connected 405, 414         |
|                                       | for shift-enable signal 429              |
| SAIF file                             | shift-enable signal                      |
| reading <u>520</u>                    | defining <u>428,</u> <u>437</u>          |
| writing <u>541</u>                    | specifying default 428                   |
| scan abstract model, creating 491     | specifying for chain 419                 |
| scan abstract model, reading 476      | slack, reporting at timing endpoints 373 |
| scan chain                            | subdesigns                               |
| tool-created                          | creating by copying existing             |
| test clock domain associated with     | subdesign <u>562</u>                     |
| name <u>409, 411, 413, 431, 446</u>   | instantiating <u>566</u>                 |
| scan-chain configuration              | renaming <u>550</u>                      |
| previewing <u>400</u>                 | uniquifying <u>573</u>                   |
| reporting 302                         | subport buses                            |
| scan chains                           | creating new object <u>571</u>           |
| connecting <u>398</u>                 | removing from design <u>582</u>          |
| defining <u>416</u>                   | renaming <u>550</u>                      |
| mixing edges of same clock on 485     | subports                                 |
| removing <u>582</u>                   | connecting manually <u>560</u>           |
| reporting <u>302</u>                  | disconnecting <u>563</u>                 |
| scan data input                       | switching power, reporting 349           |
| creating <u>417</u>                   | synthesis                                |
| specifying for chain 419              | creating generic netlist 258             |
| specifying for scan segment 406, 414  | incremental optimization 258             |

mapping 258

## Т

```
tail segment, defining 420
TCF file
   reading 522
   writing 545
test mode signal, defining 437
test point
   inserting 467
   possible types
                    469
timing constraints
   deriving for instance 218
   reporting violations on 373
   writing out 197
timing exception, created by
   modifying path constraints 229
   overriding default clock edge
          relationship 224
   specifying timing constraints
   unconstraining paths 237
toggle counts of nets
   reading or updating <u>522</u> writing to SAIF file <u>543</u>
   writing to TCF file 545
```

## U

uniquifying, design or subdesign <u>573</u> UNIX shell command executing in RTL Compiler <u>83</u> user-defined test point, inserting 472

## W

```
wireload model, reporting 288
worst paths, reporting timing for 375
wrapper cell, inserting 473
writing

DFT abstract 491
logic abstract 193
netlist file 193
SAIF file 541, 543
scanDEF file 497
SDC constraints 199
TCF file 545
timing and design rule constraints 197
```